

# **Deadman Timer (DMT)**

## **HIGHLIGHTS**

This section of the manual contains the following major topics:

| 1.0 | Introduction              | 2  |
|-----|---------------------------|----|
| 2.0 | DMT Registers             | 4  |
|     | DMT Operation             |    |
|     | Register Map              |    |
|     | Related Application Notes |    |
| 6.0 | Revision History          | 17 |

Note:

This family reference manual section is meant to serve as a complement to device data sheets. Depending on the device variant, this manual section may not apply to all dsPIC33/PIC24 devices.

Please consult the note at the beginning of the "Deadman Timer (DMT)" chapter in the current device data sheet to check whether this document supports the device you are using.

Device data sheets and family reference manual sections are available for download from the Microchip Worldwide Web site at: http://www.microchip.com.

#### 1.0 INTRODUCTION

The Deadman Timer (DMT) module is designed to enable users to monitor the health of their application software by requiring periodic timer interrupts within a user-specified timing window. The DMT module is a synchronous counter and when enabled, counts instruction fetches, and is able to cause a soft trap if the DMT counter is not cleared within a set number of instructions. The DMT is typically connected to the system clock that drives the processor (TCY). The user specifies the timer time-out value and a mask value that specifies the range of the window, which is the range of counts that is not considered for the comparison event.

Some of the key features of this module are:

- · Configuration or software enable controlled
- · User-configurable time-out period or instruction count
- Two instruction sequences to clear timer
- 32-bit configurable window to clear timer

Figure 1-1 shows a block diagram of the Deadman Timer module.

Figure 1-1: Deadman Timer Module Block Diagram



- Note 1: The DMT can be enabled either in the Configuration register, FDMT, or in the Special Function Register (SFR), DMTCON.
  - 2: The DMT is clocked whenever the instructions are fetched by the processor using a system clock. For example, after executing a GOTO instruction (which uses 4 instruction cycles), the DMT counter will be incremented only once.
  - BAD1 and BAD2 are the improper sequence flags. For more information, refer to Section 3.5 "Resetting the DMT".
  - 4: The DMT Max Count is controlled by the initial value of the FDMTCNL and FDMTCNH registers.
  - **5:** A DMT event is a non-maskable soft trap.

Figure 1-2 shows the timing diagram of a Deadman Timer event.

Figure 1-2: Deadman Timer Event



## 2.0 DMT REGISTERS

**Note:** Each dsPIC33/PIC24 family device variant may have one or more DMT modules. Refer to the specific device data sheets for more details.

The DMT module consists of the following Special Function Registers (SFRs):

DMTCON: Deadman Timer Control Register

This register is used to enable or disable the Deadman Timer.

• DMTPRECLR: Deadman Timer Preclear Register

This register is used to write a preclear keyword to eventually clear the Deadman Timer.

• DMTCLR: Deadman Timer Clear Register

This register is used to write a clear keyword after a preclear word has been written to the DMTPRECLR register. The Deadman Timer will be cleared following a clear keyword write.

• DMTSTAT: Deadman Timer Status Register

This register provides status for incorrect keyword values or sequences, Deadman Timer events and whether or not the DMT clear window is open.

 DMTCNTL: Deadman Timer Count Register Low and DMTCNTH: Deadman Timer Count Register High

These lower and higher count registers, together as a 32-bit counter register, allow user software to read the contents of the DMT counter.

 DMTPSCNTL: Post Status Configure DMT Count Status Register Low and DMTPSCNTH: Post Status Configure DMT Count Status Register High

These lower and higher registers provide the value of the DMTCNTx Configuration bits in the FDMTCNTL and FDMTCNTH registers, respectively.

 DMTPSINTVL: Post Status Configure DMT Interval Status Register Low and DMTPSINTVH: Post Status Configure DMT Interval Status Register High

These lower and higher registers provide the value of the DMTIVTx Configuration bits in the FDMTINTVL and FDMTINTVH registers, respectively.

DMTHOLDREG: DMT Hold Register

This register holds the last read value of the DMTCNTH register when the DMTCNTH and DMTCNTL registers are read.

Table 2-1: Fuse Configuration Registers that Affect Deadman Timer Module

| Register Name           | Description                                                                                                                                                                                                                   |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FDMT                    | Setting the DMTEN bit in this register enables the DMT module and clearing this bit disables the DMT module.                                                                                                                  |
| FDMTCNTL and FDMTCNTH   | Lower (DMTCNT<15:0>) and upper (DMTCNT<31:16>) 16 bits configure the 32-bit DMT instruction count time-out value. The value written to these registers is the total number of instructions that are required for a DMT event. |
| FDMTINTVL and FDMTINTVH | Lower (DMTIVT<15:0>) and upper (DMTIVT<31:16>) 16 bits configure the 32-bit DMT window interval. The value written to these registers is the total number of instructions that are required to clear the DMT.                 |

## 2.1 DMT Control Register

#### Register 2-1: DMTCON: Deadman Timer Control Register

| R/W-0             | U-0   |
|-------------------|-----|-----|-----|-----|-----|-----|-------|
| ON <sup>(1)</sup> | _   | _   | _   | _   | _   | _   | _     |
| bit 15            |     |     |     |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|-------|-----|-----|-----|-----|-----|-----|-------|
| _     | _   | _   | _   | _   | _   | _   | _     |
| bit 7 |     |     |     |     |     |     | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15 **ON:** Deadman Timer Module Enable bit<sup>(1)</sup>

1 = Deadman Timer module is enabled0 = Deadman Timer module is not enabled

bit 14-0 **Unimplemented:** Read as '0'

**Note 1:** This bit has control only when DMTEN = 0 in the FDMT register.

#### Register 2-2: DMTPRECLR: Deadman Timer Preclear Register

| R/W-0  | R/W-0        | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |
|--------|--------------|-------|-------|-------|-------|-------|-------|--|--|--|--|
|        | STEP1<7:0>   |       |       |       |       |       |       |  |  |  |  |
| bit 15 | bit 15 bit 8 |       |       |       |       |       |       |  |  |  |  |

| U-0         | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |  |  |  |
|-------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| _           | _   | _   | _   | _   | _   | _   | _   |  |  |  |
| bit 7 bit 0 |     |     |     |     |     |     |     |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15-8 STEP1<7:0>: Preclear Enable bits

01000000 = Enables the Deadman Timer preclear (Step 1)

All Other Write Patterns = Sets the BAD1 flag. These bits are cleared when a DMT Reset event

occurs. STEP1<7:0> bits are also cleared if the STEP2<7:0> bits are loaded

with the correct value in the correct sequence.

bit 7-0 **Unimplemented:** Read as '0'

#### Register 2-3: DMTCLR: Deadman Timer Clear Register

| U-0          | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |  |  |  |
|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| _            | _   | _   | _   | _   | _   | _   | _   |  |  |  |
| bit 15 bit 8 |     |     |     |     |     |     |     |  |  |  |

| R/W-0       | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |
|-------------|------------|-------|-------|-------|-------|-------|-------|--|--|--|
|             | STEP2<7:0> |       |       |       |       |       |       |  |  |  |
| bit 7 bit 0 |            |       |       |       |       |       |       |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15-8 **Unimplemented:** Read as '0' bit 7-0 **STEP2<7:0>:** Clear Timer bits

00001000 = Clears STEP1<7:0>, STEP2<7:0> and the Deadman Timer if preceded by

the correct loading of the STEP1<7:0> bits in the correct sequence. The write to these bits may be verified by reading the DMTCNT register and

observing the counter being reset.

All Other Write Patterns = Sets the BAD2 flag. The value of STEP1<7:0> will remain unchanged and

the new value being written by STEP2<7:0> will be captured. These bits are

also cleared when a DMT Reset event occurs.

## **Deadman Timer (DMT)**

#### Register 2-4: DMTSTAT: Deadman Timer Status Register

| U-0    | U-0          | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |  |  |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| _      | _            | _   | _   | _   | _   | _   | _   |  |  |  |  |
| bit 15 | bit 15 bit 8 |     |     |     |     |     |     |  |  |  |  |

| R-0, HC     | R-0, HC | R-0, HC  | U-0 | U-0 | U-0 | U-0 | R-0    |  |  |
|-------------|---------|----------|-----|-----|-----|-----|--------|--|--|
| BAD1        | BAD2    | DMTEVENT | _   | _   | _   | -   | WINOPN |  |  |
| bit 7 bit 0 |         |          |     |     |     |     |        |  |  |

**Legend:** HC = Hardware Clearable bit

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15-8 Unimplemented: Read as '0'

bit 7 BAD1: Bad STEP1<7:0> Value Detect bit

1 = Incorrect STEP1<7:0> value was detected 0 = Incorrect STEP1<7:0> value was not detected

bit 6 BAD2: Bad STEP2<7:0> Value Detect bit

1 = Incorrect STEP2<7:0> value was detected

0 = Incorrect STEP2<7:0> value was not detected

bit 5 DMTEVENT: Deadman Timer Event bit

1 = Deadman Timer event was detected (counter expired, or incorrect STEP1<7:0> or STEP2<7:0>

value was entered prior to counter increment)

0 = Deadman Timer event was not detected

bit 4-1 **Unimplemented:** Read as '0'

bit 0 WINOPN: Deadman Timer Clear Window bit

1 = Deadman Timer clear window is open

0 = Deadman Timer clear window is not open

#### Register 2-5: DMTCNTL: Deadman Timer Count Register Low

| R-0    | R-0           | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |  |
|--------|---------------|-----|-----|-----|-----|-----|-----|--|--|--|--|
|        | COUNTER<15:8> |     |     |     |     |     |     |  |  |  |  |
| bit 15 | bit 15 bit 8  |     |     |     |     |     |     |  |  |  |  |

| R-0          | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |
|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| COUNTER<7:0> |     |     |     |     |     |     |     |  |  |
| bit 7 bit 0  |     |     |     |     |     |     |     |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15-0 COUNTER<15:0>: Read Current Contents of Lower DMT Counter bits

#### Register 2-6: DMTCNTH: Deadman Timer Count Register High

| R-0    | R-0 | R-0 | R-0    | R-0      | R-0 | R-0 | R-0   |
|--------|-----|-----|--------|----------|-----|-----|-------|
|        |     |     | COUNTE | R<31:24> |     |     |       |
| bit 15 |     |     |        |          |     |     | bit 8 |

| R-0            | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |  |
|----------------|-----|-----|-----|-----|-----|-----|-------|--|--|
| COUNTER<23:16> |     |     |     |     |     |     |       |  |  |
| bit 7          |     |     |     |     |     |     | bit 0 |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15-0 COUNTER<31:16>: Read Current Contents of Higher DMT Counter bits

#### Register 2-7: DMTPSCNTL: Post Status Configure DMT Count Status Register Low

| R-0         | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |
|-------------|-----|-----|-----|-----|-----|-----|-------|
| PSCNT<15:8> |     |     |     |     |     |     |       |
| bit 15      |     |     |     |     |     |     | bit 8 |

| R-0        | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |  |
|------------|-----|-----|-----|-----|-----|-----|-------|--|--|
| PSCNT<7:0> |     |     |     |     |     |     |       |  |  |
| bit 7      |     |     |     |     |     |     | bit 0 |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15-0 **PSCNT<15:0>:** Lower DMT Instruction Count Value Configuration Status bits This is always the value of the FDMTCNTL Configuration register.

#### Register 2-8: DMTPSCNTH: Post Status Configure DMT Count Status Register High

| R-0          | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |
|--------------|-----|-----|-----|-----|-----|-----|-------|--|
| PSCNT<31:24> |     |     |     |     |     |     |       |  |
| bit 15       |     |     |     |     |     |     | bit 8 |  |

| R-0   | R-0          | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |  |
|-------|--------------|-----|-----|-----|-----|-----|-------|--|--|
|       | PSCNT<23:16> |     |     |     |     |     |       |  |  |
| bit 7 |              |     |     |     |     |     | bit 0 |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15-0 **PSCNT<31:16>:** Higher DMT Instruction Count Value Configuration Status bits This is always the value of the FDMTCNTH Configuration register.

### Register 2-9: DMTPSINTVL: Post Status Configure DMT Interval Status Register Low

| R-0          | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |
|--------------|-----|-----|-----|-----|-----|-----|-------|--|
| PSINTV<15:8> |     |     |     |     |     |     |       |  |
| bit 15       |     |     |     |     |     |     | bit 8 |  |

| R-0         | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |  |
|-------------|-----|-----|-----|-----|-----|-----|-------|--|--|
| PSINTV<7:0> |     |     |     |     |     |     |       |  |  |
| bit 7       |     |     |     |     |     |     | bit 0 |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15-0 **PSINTV<15:0>:** Lower DMT Window Interval Configuration Status bits

This is always the value of the FDMTINTVL Configuration register.

#### Register 2-10: DMTPSINTVH: Post Status Configure DMT Interval Status Register High

| R-0    | R-0 | R-0 | R-0    | R-0      | R-0 | R-0 | R-0   |
|--------|-----|-----|--------|----------|-----|-----|-------|
|        |     |     | PSINTV | /<31:24> |     |     |       |
| bit 15 |     |     |        |          |     |     | bit 8 |

| R-0           | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |
|---------------|-----|-----|-----|-----|-----|-----|-------|
| PSINTV<23:16> |     |     |     |     |     |     |       |
| bit 7         |     |     |     |     |     |     | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 15-0 **PSINTV<31:16>:** Higher DMT Window Interval Configuration Status bits

This is always the value of the FDMTINTVH Configuration register.

## Register 2-11: DMTHOLDREG: DMT Hold Register

| R-0                         | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |
|-----------------------------|-----|-----|-----|-----|-----|-----|-------|--|
| UPRCNT<15:8> <sup>(1)</sup> |     |     |     |     |     |     |       |  |
| bit 15                      |     |     |     |     |     |     | bit 8 |  |

| R-0   | R-0 | R-0 | R-0   | R-0                   | R-0 | R-0 | R-0   |
|-------|-----|-----|-------|-----------------------|-----|-----|-------|
|       |     |     | UPRCN | T<7:0> <sup>(1)</sup> |     |     |       |
| bit 7 |     |     |       |                       |     |     | bit 0 |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

bit 15-0 **UPRCNT<15:0>:** Contains Value of the DMTCNTH Register When DMTCNTL and DMTCNTH Registers were Last Read bits<sup>(1)</sup>

**Note 1:** The DMTHOLDREG register is initialized to '0' on Reset, and is only loaded when the DMTCNTL and DMTCNTH registers are read.

#### 3.0 DMT OPERATION

#### 3.1 Modes of Operation

The primary function of the Deadman Timer (DMT) module is to interrupt the processor in the event of a software malfunction. The DMT module, which works on the system clock, is a free-running instruction fetch timer, which is clocked whenever an instruction fetch occurs until a count match occurs. The instructions are not fetched when the processor is in Sleep mode.

The DMT module consists of a 32-bit counter, the read-only DMTCNTL and DMTCNTH registers with a time-out count match value as specified by the two external, 16-bit Configuration Fuse registers, FDMTCNTL and FDMTCNTH. Whenever the count match occurs, a DMT event will occur, which is nothing but a soft trap.

A DMT module is typically used in mission critical and safety critical applications, where any failure of the software functionality and sequencing must be detected.

#### 3.2 Enabling and Disabling the DMT Module

The DMT module can be enabled or disabled by the device configuration or it can be enabled through software by writing to the DMTCON register.

If the DMTEN Configuration bit in the FDMT register is set, the DMT is always enabled. The ON control bit (DMTCON<15>) will reflect this by reading a '1'. In this mode, the ON bit cannot be cleared in software. To disable the DMT, the configuration must be rewritten to the device. If DMTEN is set to '0' in the fuse, then the DMT is disabled in hardware.

Software can enable the DMT by setting the ON bit in the Deadman Timer Control (DMTCON) register. However, for software control, the DMTEN Configuration bit in the FDMT register should be set to '0'. Disabling the DMT in software is not possible.

#### 3.3 DMT Count Windowed Interval

The DMT module has a Windowed Operation mode. The DMTIVT<15:0> and DMTIVT<31:16> Configuration bits in the FDMTINTVL and FDMTINTVH registers, respectively, set the window interval value. In Windowed mode, software can clear the DMT only when the counter is in its final window before a count match occurs. That is, if the DMT counter value is greater than or equal to the value written to the window interval value, then only the clear sequence can be inserted into the DMT module. If the DMT is cleared before the allowed window, a Deadman Timer soft trap is immediately generated.

#### 3.4 DMT Operation in Power-Saving Modes

As the DMT module is only incremented by instruction fetches, the count value will not change when the core is inactive. The DMT module remains inactive in Sleep and Idle modes. As soon as the device wakes up from Sleep or Idle, the DMT counter again starts incrementing.

#### 3.5 Resetting the DMT

The DMT can be reset in two ways: one way is using a system Reset and another way is by writing a ordered sequence to the DMTPRECLR and DMTCLR registers. Clearing the DMT counter value requires a special sequence of operations:

- 1. The STEP1<7:0> bits in the DMTPRECLR register must be written as '01000000' (0x40).
- 2. The STEP2<7:0> bits in the DMTCLR register must be written as '00001000' (0x08). This can only be done if preceded by Step 1 and the DMT is in the open window interval.

Once these values are written, the DMT counter will be cleared to zero. The DMTPRECLR, DMTCLR and DMTSTAT registers' value will also be cleared zero.

If any value other than 0x40 is written to the STEP1x bits, the BAD1 bit in the DMTSTAT register will be set and it causes a DMT event to occur. Any value other than 0x08, written to the STEP2x bits, will cause the BAD2 bit to be set in the DMTSTAT register. Also, if Step 2 is not preceded by Step 1 or Step 2 is not carried out in the open window interval, it causes the BAD2 flag to be set. Immediately, a DMT event will occur. Refer to the flowchart as shown in Figure 3-1.

Figure 3-1: Flowchart for Resetting the DMT Start **DMT Enable** Insert Preclear Sequence BAD1 No **DMT** Event Sequence Flag Set Proper? Yes Counter ≥ DMT No BAD2 Insert Clear **DMT** Event Window Sequence Flag Set Interval? Yes Insert Clear Sequence No BAD2 Sequence **DMT** Event Flag Set Proper? Yes **DMT Reset** Occurs Stop

#### 3.6 DMT Count Selection

The Deadman Timer count is set by the DMTCNTL<15:0> and DMTCNTH<31:16> register bits in the FDMTCNTL and FDMTCNTH registers, respectively. The current DMT count value can be obtained by reading the lower and higher Deadman Timer Count registers, DMTCNTL and DMTCNTH.

The PSCNT<15:0> and PSCNT<31:16> bits in the DMTPSCNTL and DMTPSCNTH registers, respectively, allow the software to read the maximum count selected for the Deadman Timer. That means, these PSCNTx bit values are nothing but the values that are initially written to the DMTCNTx bits in the Configuration Fuse registers, FDMTCNTL and FDMTCNTH. Whenever the DMT event occurs, the user can always compare to see whether the current counter value in the DMTCNTL and DMTCNTH registers is equal to the value of the DMTPSCNTL and DMTPSCNTH registers, which hold the maximum count value.

The PSINTV<15:0> and PSINTV<31:16> bits in DMTPSINTVL and DMTPSINTVH registers, respectively, allow the software to read the DMT window interval value. That means these registers read the value which is written to the FDMTINTVL and FDMTINTVH registers. So whenever the DMT current counter value in DMTCNTL and DMTCNTH reaches the value of the DMTPSINTVL and DMTPSINTVH registers, the window interval opens so that the user can insert the clear sequence to the STEP2x bits, which causes the DMT to reset.

The UPRCNT<15:0> bits in the DMTHOLDREG register hold the value of the last read of the DMT upper count values (DMTCNTH) whenever DMTCNTL and DMTCNTH are read.

#### 4.0 **REGISTER MAP**

A summary of the registers associated with the Deadman Timer (DMT) module is provided in Table 4-1.

DMT Register Map **Table 4-1:** 

| SFR Name   | Addr. | Bit 15         | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7      | Bit 6 | Bit 5    | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0  | All<br>Resets |
|------------|-------|----------------|--------|--------|--------|--------|--------|-------|-------|------------|-------|----------|-------|-------|-------|-------|--------|---------------|
| DMTCON     | 0700  | ON             | _      | _      | _      | _      | _      | _     | _     | _          | _     | _        | _     | _     | _     | _     | _      | 0000          |
| DMTPRECLR  | 0704  | STEP1<7:0>     |        |        |        |        |        | -     | -     | _          | _     | 1        | _     | _     | _     | 0000  |        |               |
| DMTCLR     | 0708  | _              | _      | _      | _      | _      | _      | _     | _     | STEP2<7:0> |       |          |       |       |       | 0000  |        |               |
| DMTSTAT    | 070C  | _              |        | _      | _      | _      | _      | _     | _     | BAD1       | BAD2  | DMTEVENT | _     | _     | _     | _     | WINOPN | 0000          |
| DMTCNTL    | 0710  | COUNTER<15:0>  |        |        |        |        |        |       |       |            | 0000  |          |       |       |       |       |        |               |
| DMTCNTH    | 0712  | COUNTER<31:16> |        |        |        |        |        |       |       | 0000       |       |          |       |       |       |       |        |               |
| DMTHOLDREG | 0714  | UPRCNT<15:0>   |        |        |        |        |        |       |       | 0000       |       |          |       |       |       |       |        |               |
| DMTPSCNTL  | 0718  | PSCNT<15:0>    |        |        |        |        |        |       |       |            | 0000  |          |       |       |       |       |        |               |
| DMTPSCNTH  | 071A  | PSCNT<31:16>   |        |        |        |        |        |       |       |            | 0000  |          |       |       |       |       |        |               |
| DMTPSINTVL | 071C  | PSINTV<15:0>   |        |        |        |        |        |       |       |            |       | 0000     |       |       |       |       |        |               |
| DMTPSINTVH | 071E  | PSINTV<31:16>  |        |        |        |        |        |       |       |            | 0000  |          |       |       |       |       |        |               |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### 5.0 RELATED APPLICATION NOTES

This section lists application notes that are related to this section of the manual. These application notes may not be written specifically for the dsPIC33/PIC24 product families, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the Deadman Timer (DMT) are:

Title Application Note #

No related application notes at this time.

**Note:** Please visit the Microchip web site (www.microchip.com) for additional Application Notes and code examples for the dsPIC33/PIC24 family of devices.

# **Deadman Timer (DMT)**

## 6.0 REVISION HISTORY

## 6.1 Revision A (February 2014)

This is the initial released version of this document.

| <del>451 1000/</del> | 1 102+1 0 | allilly itt | 210101100 | marraa |  |
|----------------------|-----------|-------------|-----------|--------|--|
| NOTES:               |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |
|                      |           |             |           |        |  |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2014, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-62077-901-1

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## Worldwide Sales and Service

## **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta

Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087

Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071

Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464

Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423

Fax: 972-818-2924

Detroit Novi. MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983

Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Vieio, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY

Tel: 631-435-6000

San Jose, CA

Tel: 408-735-9110

Canada - Toronto

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6. The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2401-1200

Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongging

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hangzhou

Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

China - Hong Kong SAR

Tel: 852-2943-5100

Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen Tel: 86-755-8864-2200

Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-3019-1500

Japan - Osaka

Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo

Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or

82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065

Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung

Tel: 886-7-213-7830

Taiwan - Taipei

Tel: 886-2-2508-8600

Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828

Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Dusseldorf** 

Tel: 49-2129-3766400

**Germany - Munich** 

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Pforzheim** 

Tel: 49-7231-424750

Italy - Milan Tel: 39-0331-742611

Fax: 39-0331-466781

Italy - Venice

Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399

Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

Spain - Madrid

Tel: 34-91-708-08-90

Fax: 34-91-708-08-91

Sweden - Stockholm

Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

10/28/13