# Design and Simulation of a 3-Stage BJT Amplifier using PSpice

## Section 1: Designing the 3rd Stage



Start with this circuit.

Choose a Desired value for RB2.

Simulate the circuit in PSPICE and obtain the values of  $I_b, I_c$ , then calculate the value of  $\beta$  based on them.

#### **Simulation Results:**



RB2 was chosen to be 100k.

Based on the simulation results  $V_{CE}$  can be calculated as follows:

$$V_{CE} = 12.66v - 5.431v = 7.229v$$

Because  $V_{CE} > V_{CE,sat}$  , It can be inferred that the transistor is operating in the active region.

### Exercise 1.1) Find the value of eta

$$eta = rac{I_c}{I_b} = rac{3.908mA}{27.78 \mu A} = 140.7$$

## Exercise 1.2) Find the value of $V_{BE_{ON}}$

$$\mathrm{KVL}: V_{BE} = 6.111v - 5.431v = 0.68v$$

### Exercise 1.3) Choose the value of $R_{B2}$ such that $I_C=5mA$ .

**Theoretical Calculations:** 



This Result can be confirmed after simulation:



#### Exercise 1.4) Find $A_{vs}$

After AC Sweep Simulation:









$$V_s=20mv, V_{out}=19.92mv 
ightarrow A_{vs}=0.996$$

### **Exercise 1.5) Calculate the Input Impedance**

Theoretical Calculations:

$$V_{T} = 0.025v$$
 }  $\rightarrow g_{m_{3}} = \frac{1c}{V_{T}} = 200 \text{ ms} \rightarrow \frac{1}{g_{m_{3}}} = 5v \rightarrow r_{m_{3}} = \frac{\beta}{g_{m}} = 703.5 \text{ Nz}$ 

# Rin = Rty | [ [ 773 + (B+1) (RE) ] = 666 | [ 0.7 + 141.7×1.38] = 66.6 | 196.2 = 49.7 KVZ

Simulation results: 50k





# Exercise 1.6) Calculate the Maximum Symmetrical Swing of ${\cal V}_{CE}$

**Theoretical Calculations:** 

Simulation Results:





 $\Delta V_{CE} = 4.85v$ 



#### $\Delta V_{CE} = 6v$

# **Exercise 1.7) Calculate the Maximum Symmetrical Swing of the Output**



$$\Delta V_o = \Delta V_E = 3.75v$$



$$\Delta V_o = \Delta V_E = 4.1v$$

# **Exercise 1.8) Calculate the Maximum Symmetrical Swing of the Input**

$$\Delta I_{c} = \frac{\Delta V_{ce}}{R_{ac}} ?$$

$$\Delta V_{o} = \Delta I_{c} \times R_{em3}$$

$$\Delta V_{o} = \Delta I_{c} \times R_{em3}$$

$$\Delta V_{o} = A_{vs} \Delta V_{s} \rightarrow \Delta V_{s} = \frac{\Delta V_{o3}}{A_{vs3}} = \frac{3.38}{0.996} = 3.38 \text{ V}$$

# Exercise 1.9) What is the reason for using the common collector circuit for the third stage?

It is customary to use the common collector circuit as the last stage because it has a large input impedance and a small output impedance. It is suitable for connecting to the output load, and it also does not have much effect on the gain.

#### **Section 2: Second Stage**



# Exercise 2.1) Why is the Emitter Degenerated circuit chosen for the second stage in amplifiers?

The Emitter Degenerated circuit is preferred for the second stage due to its ability to maintain stability against fluctuations in  $\beta$ . Moreover, it significantly enhances voltage gain, making it a strategic choice for optimizing amplifier performance.

# Exercise 2.2) Choose the value of $R_{Co2}$ such that $I_C=1mA$ and $3>\left|A_v\right|>3.1.$

**Theoretical Calculations:** 

$$I_{C2} = 1 \text{ mA} \longrightarrow g_{m2} = \frac{I_{Ca_2}}{V_T} = 40 \text{ mS} \longrightarrow \frac{1}{g_{m2}} = 2502 \longrightarrow r_{\pi 2} = \frac{\beta}{g_{\pi 2}} = 3.05 \text{ k/z}$$

$$A_{V_2} = \frac{-R_{cltot}l}{R_{cltot}l + \frac{1}{g_{m2}}} = \frac{-(R_{co_2} + 1 R_{in_3})}{1.7 + \frac{1}{g_{m2}}} = \frac{-(R_{co_2} + 1 R_{in_3})}{1.7 + 0.025} = \frac{-(R_{co_2} + 1 R_{in_3})}{1.725}$$

$$3 < \frac{R_{co_1} + \frac{1}{g_{m_2}}}{1.725} < 3.1 \longrightarrow 5.175 < R_{co_1} + \frac{1}{49.7} < 5.348$$

$$\rightarrow 0.187 < \frac{1}{R_{co_2}} + \frac{1}{49.7} < 0.193 \longrightarrow 0.1669 < \frac{1}{R_{co_2}} < 0.1729 \longrightarrow 5.78 < R_{co_2} < 5.99$$

$$R_{co_2} = 5.85 \text{ k/z} \longrightarrow 6$$

#### **Exercise 2.3) Find the voltage Gain**









 $V_s=10mv, V_{out}=30mv
ightarrow A_{vs3}=3$ 

### **Exercise 2.4) Calculate the Input Impedance**

**Theoretical Calculations:** 

Simulation Result:  $R_{in}=50k$ 





## **Section 3: First Stage**

# **Exercise 3.1) Why is the Common Base circuit chosen for the first stage in amplifiers?**

The Common Base circuit has low input impedance and usually has high voltage gain. Also it tends to exhibit better high-frequency response compared to other configurations, making it suitable for applications where signal bandwidth is important.

# Exercise 3.2) Choose the value of $R_{B6}$ such that $8\Omega > R_{in} > 10\Omega$ .

$$R_{in_{1}} = R_{E_{1}} \frac{11}{9} \frac{1}{9} = 0.54 \cdot 11 \cdot \frac{1}{9} \frac{1}{9} \longrightarrow \frac{1}{R_{in_{1}}} = \frac{1}{0.54} + \frac{1}{9} \frac{2\sqrt{R_{in_{1}} \times 10.54}}{R_{in_{1}} \times 10.54} = 0.54 \cdot 11 \cdot \frac{1}{9} \frac{1}{R_{in_{1}} \times 10.54} + \frac{1}{9} \frac{2\sqrt{R_{in_{1}} \times 10.54}}{R_{in_{1}} \times 10.54}}{12.5} \longrightarrow 98.15 \times \frac{1}{9} \frac{1}{9} \frac{15.5}{12.5} \longrightarrow \frac{1}{12.5} \frac{1}{12.5} \times \frac{1}{12$$





 $R_{in1}=29\Omega-20\Omega=9\Omega$ 

## Exercise 3.3) Choose the value of $R_{Co1}$ such that $A_v>275$ .

**Theoretical Calculation:** 

$$A_{V_1} = (R_{C_1}|tot|) g_{M_1} = (R_{CO1}|1|Rin_2)(112) = (R_{CO1}|1|49.2)(112)$$

$$A_{V_2} > 2.55 \rightarrow R_{CO1}|1|49.2 > 2.546 \rightarrow \frac{1}{R_{CO1}} + \frac{1}{49.2} < \frac{1}{2!46} \rightarrow \frac{1}{R_{CO1}} < 0.386$$

$$\Rightarrow R_{CO1} > 2.59 \xrightarrow{\cancel{|G_1|}} R_{CO1} = 4 |_{\cancel{N}_1} \longrightarrow A_{V_1} = 120$$

#### Simulation Results:



### Exercise 3.4) Calculate the value of $A_{vs1}$

$$A_{VS1} = \frac{Rin}{P_S + Rin} A_V = \frac{8.78}{8.78 + 20} \times 316.69 = 96.6$$

### Exercise 3.5) Calculate the value of $A_{V_{tot}}$



## Exercise 3.7) If we don't use capacitors in the connections between different stages, what problems might we encounter?

- Noise and Interference Transmission: Capacitors are used to allow the
  passage of AC signals (time-varying signals) and filter out high-frequency
  noise. Without capacitors in inter-stage connections, electromagnetic noise
  and disturbances may propagate along the transmission path and affect
  higher stages.
- 2. **Impedance Mismatch:** Capacitors can assist in impedance matching between different stages. The absence of capacitors may lead to power transmission losses and energy dissipation in the connections.
- 3. **Phase Shift:** Capacitors can introduce phase shifts in AC signals, influencing the behavior and frequency response of circuits. Not using capacitors may result in unintended phase shifts.
- 4. **Optimal Bandwidth Utilization:** In circuits with high frequencies, capacitors play a crucial role in signal transmission. Not using capacitors may restrict the bandwidth of the circuits, reducing efficiency at higher frequencies.