### AHSANULLAH UNIVERSITY OF SCIENCE AND TECHNOLOGY

# [Group Information]

4<sup>th</sup> Year 1<sup>st</sup> Semester Section: D2

| Name            | ID          |
|-----------------|-------------|
| Nasif Zawad     | 20200105222 |
| Tahnia Oqba     | 20200105232 |
| Md Mahir Faisal | 20200105233 |
| Saji Pal        | 20200105235 |
| Mir Fahim       | 20200105239 |

# **PROJECT PROPOSALS**

**Project Name:** Design of Flip-Flops for High Performance VLSI Applications using Deep Submicron CMOS Technology.

### **Objective:**

This paper delves into the evaluation of low-power, high-speed designs of SET, DET, TSPC, and C2CMOS Flip-Flops at 90nm technology. These compact topologies offer reduced area and power consumption, applicable across digital VLSI clocking systems, buffers, and microprocessors. Using DSCH and Microwind tools, the study compares these Flip-Flops in terms of area, transistor count, power dissipation, and propagation delay. It emphasizes the use of recent CMOS micron layout tools to develop low-power chips, aligning with advancements in chip manufacturing technology. Specifically, the project focuses on True Single Phase Clocking (TSPC) and C2CMOS flip flops, comparing them against existing topologies, analyzing parameters such as area, transistor count, power dissipation, propagation delay, and parasitic values through Microwind simulations.

### **Circuit Diagrams:**



Figure 1: Schematic of DET D flip flop in Dsch.



**Figure 2:** Schematic of SET D flip flop in Dsch.



**Figure 3:** Schematic of SET D flip flop in Dsch.



Figure: Schematic of C2CMOS D flip flop in Dsch.

## **Reference:**

Yin-Tsung Hwang and Jin-Fa Lin, "Low Voltage and Low Power Divide-By-2/3 Counter Design Using Pass Transistor Logic Circuit Technique," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 20, No. 9, September 2012.

Fayaz Khan and Sireesh Babu, "Design Approaches for Low Power Low Area D Flip-Flops in Nano Technology," International Journal of Electronics Signals and Systems (IJESS), ISSN: 2231-5969, Vol. 2, Iss. 1, 2012.

B. Chinnarao, B. Francis & Y. Apparao, "Design of a Low Power Flip-Flop Using CMOS Deep Submicron Technology," International Conference on Electrical and Electronics Engineering (ICEEE), 9th Sept. 2012, Guntur, ISBN: 978-93-82208-21-1.

Neelam Swami, Neha Arora, B. P. Singh, "Low Power Subthreshold D Flip Flop," ISBN: 978-1-4244-9190-2/11/IEEE, 2011.

K. G. Sharma, Tripti Sharma, B. P. Singh, Manisha Sharma, "Modified SET D-Flip Flop Design for Low-Power VLSI Applications," ISBN: 978-1-4244-9190-2/11/IEEE, 2011.

S. H. Rasouli, A. Amirabadi, A. Seyedi, A. Afzali-kusha, "Double Edge Triggered Feedback Flip-flop in sub 100 NM Technology," 0-7803-9451-8/06/2006 IEEE, 2006.

Paneti Mohan & P. C. Praveen Kumar, "A Modified D Flip Flop with Deep Submicron Technology for Future Electronics System," International Journal of Advanced Electrical and Electronics Engineering (IJAEEE), ISSN (Print): 2278-8948, Volume-2, Issue-3, 2013.

Rafael Peset Llopis and Manoj Sachdev, "Low Power, Testable Dual Edge Triggered Flip-Flops ISLPED 1996 Monterey CA USA," 0-7803-3571-8/96/1996, 1996.

Jiren Yuan and Christer Svensson, "New single-Clock CMOS Latches and Flip Flops with Improved Speed and Power Savings," IEEE Journal of Solid State Circuits, Vol. 32, No. 1, January 1997.

H. Jonathan Chao and Cesar A. Johnston, "Behaviour Analysis of CMOS D Flip Flops," IEEE Journal of Solid State Circuits, Vol. 24, No. 5, October 1989.

M. Janaki Rani, Dr. S. Malarkkan, "Leakage Power Optimized Sequential Circuits For Use In Nanoscale VLSI Systems," Indian Journal of Computer Science and Engineering (IJCSE), ISSN: 0976-5166, Vol. 3, No. 1, Feb-Mar 2012.

Anurag, Gurmohan Singh, V. Sulochana, "Low Power Dual Edge-Triggered Static D Flip-Flop Centre for Development of Advanced Computing, Mohali, INDIA."

N. Vishnu, Vardhan Reddy, C. Leelamohan, M. Srilakshmi, "GDI Based Subthreshold Low Power D Flip Flop," International Journal of VLSI and Embedded Systems (IJVES), Vol. 04, Article 06112, July 2013.

Kavita Mehta, Neha Arora, Prof. B. P. Singh, "Low Power Efficient D Flip Flop Circuit," International Symposium on Devices MEMS, Intelligent Systems & Communication (ISDMISC) 2011.

Ravi. T, Irudaya Praveen. D and Kannan. V, "Design and Analysis of High Performance Double Edge Triggered D-Flip Flop," International Journal of Recent Technology and Engineering (IJRTE), ISSN: 2277-3878, Volume-1, Issue-6, 2013.