Faculty of Computer & Information Sciences

Ain Shams University

Subject: CHW-362Computer Architecture & Org. Instructors: Dr. Heba Khaled & Dr. Karim Emara

Year: 3<sup>rd</sup> year undergraduate

Academic year: 2<sup>nd</sup> term 2019-2020



## **Practical Project**

## **MIPS Pipelined Emulator – Version (3)**

### Task2 Report:

# 1. Brief description of the implementation and how the code is organized.

The code written with C#, We have class called **emulator** that have the mips emulator attribute and methods and the form gui.

- **1.1.** The class data member:
  - 1.1.1. the 32 Mips registers int[] mips\_reg
  - 1.1.2. the Instruction hash set that hold the pc as key and instruction binary code as value Dictionary uint, string instruction set
  - 1.1.3. The program counter uint PC
  - 1.1.4. The 4 pipeline registers if\_id\_reg, id\_ex\_reg, ex\_mem\_reg, mem\_wb\_reg implemented as structs that hold the data in each stage or cycle.
  - 1.1.5. The 5 queues that handle cycle method Queue<uint> f\_Q, d\_Q, ex\_Q,
     mem\_Q, wb\_Q
- **1.2.** The class methods:
  - 1.2.1. The constructor that initialize all data member.
  - 1.2.2. The class have 5 private regions for 5 stages:
    - **1.2.2.1. Fitch region**: Only have fitch method that get the instruction of the PC then increase it by 4.
    - **1.2.2.2. Decode region:** Have decode method that divide the instruction to opcode and rs, rt and in case of r-type( rd, shamt, funct) otherwise to 16bit address and fill the id\_ex\_reg register, then take control of decode region methods:
      - 1.2.2.2.1. control unit method that assign the control signal in the pipeline registers.
      - 1.2.2.2.2 register file that assign the rs and rt of the instruction to id\_ex\_reg register.
      - 1.2.2.2.3. sign extension method that extend 16bit address to 32bit.
    - **1.2.2.3. Execute region**: Have Execute method that fill the ex\_mem\_reg register then take control of execute region methods:
      - 1.2.2.3.1. Shift left by two method
      - 1.2.2.3.2. Address adder method that generate the branched address in case of i-type.
      - 1.2.2.3.3. ALUSrc MUX method

- 1.2.2.3.4. ALU method that generate the method.
- 1.2.2.3.5. RIGDst MUX method
- **1.2.2.4. Memory access region:** Have memoryAccess method that fill the

mem\_wb\_reg register then take control of memory access region methods:

- 1.2.2.4.1. PCSrc MUX method
- 1.2.2.4.2. Data memory method
- **1.2.2.5. Write back region:** Have writeBack method take control of memory access region methods:
  - 1.2.2.5.1. MEM-to-REG MUX method
  - 1.2.2.5.2. Register file overwrite method that write back the result to the register file.
- 1.2.3. The controller of the five stages the public cycle method
  Use the pre implemented five queues to handle pipeline concept.

### 2. High-level pseudo-code for "Run 1 cycle" function.

#### In the emulator class:

Cycle()

If wb\_queue not empty then

writeback()

wb\_queue.Dequeue()

If mem\_queue not empty then

memoryAccess()

mem\_queue.Dequeue()

If ex\_queue not empty then

execute()

ex\_queue.Dequeue()

If d\_queue not empty then

decode()

d\_queue.Dequeue()

If f\_queue not empty then

fitch()

f\_queue.Dequeue()

End Cycle

#### Then in the GUI class:

runCycleBTN\_Click()

MIPS\_emulator.Cycle()

Fill\_Mips\_DGV()

Fill\_pipeline\_DGV()

End runCycleBTN\_Click

### 3. A user guide explaining how to use the emulator

It is very simple at first the user enters the instruction binary code in user code text box Then write the program counter that he wants to start with.

Then click initialize button this well initialize the value of mips and pipeline registers data grid view.

Then click Run 1 cycle button to for generating cycle every time you click this button the mips emulator generate one cycle.

# 4. Screenshots of emulating the MIPS code given in Task 1, one screenshot per clock cycle for 9 clock cycles

1000: 000100 00010 00010 0000000000000111

1004: 000000 00011 00000 00010 00000 100101

1008: 000000 00011 00100 00101 00000 100000

1012: 000000 00011 00000 00110 00000 100100

1016: 000000 00111 01000 01001 00000 100000

1032: 000000 00010 00011 01000 00000 100010









# 5. Screenshots of emulating another MIPS code from your choice, one screenshot per clock cycle for 9 clock cycles

1004: 000000 00011 00000 00010 00000 100101 1008: 000000 00011 00100 00101 00000 100000 1012: 000000 00011 00000 00110 00000 100100 1016: 000000 00111 01000 01001 00000 100000 1020: 000000 00010 00011 01000 00000 100010





