# **GPU Computing with CUDA Lecture 3 - Efficient Shared Memory Use**

Christopher Cooper Boston University

August, 2011 UTFSM, Valparaíso, Chile

#### **Outline of lecture**

- ▶ Recap of Lecture 2
- ▶ Shared memory in detail
- ▶ Tiling
- ▶ Bank conflicts
- ▶ Thread synchronization and atomic operations

- ▶ Thread hierarchy
  - Thread are grouped in thread blocks
  - Threads of the same block are executed on the same SM at the same time
    - ▶ Threads can **communicate** with shared memory
    - ▶ An SM can have up to 8 blocks at the same time
  - Thread blocks are divided sequentially into warps of 32 threads each
  - Threads of the same warp are scheduled together
  - SM implements a zero-overhead warp scheduling

#### ▶ Memory hierarchy

| Memory   | Location on/off chip | Cached | Access | Scope                | Lifetime        |
|----------|----------------------|--------|--------|----------------------|-----------------|
| Register | On                   | n/a    | R/W    | 1 thread             | Thread          |
| Local    | Off                  | t      | R/W    | 1 thread             | Thread          |
| Shared   | On                   | n/a    | R/W    | All threads in block | Block           |
| Global   | Off                  | †      | R/W    | All threads + host   | Host allocation |
| Constant | Off                  | Yes    | R      | All threads + host   | Host allocation |
| Texture  | Off                  | Yes    | R      | All threads + host   | Host allocation |

Device <sup>†</sup>Cached only on devices of compute capability 2.x. **GPU** DRAM Multiprocessor Multiprocessor Local To Host Multiprocessor Registers Global Shared Memory Smart use of Constant Constant and Texture memory hierarchy! Caches Texture

- ▶ Programming model: Finite Difference case
  - One node per thread
  - Node indexing automatically groups into thread blocks!





- ▶ Programming model: Finite Difference case
  - One node per thread
  - Node indexing automatically groups into thread blocks!



#### **Shared Memory**

- ► Small (48kB per SM)
- ► Fast (~4 cycles): On-chip
- ▶ Private to each block
  - Allows thread communication
- ▶ How can we use it?



$$\frac{\partial u}{\partial t} = c \frac{\partial u}{\partial x} \longrightarrow u_i^{n+1} = u_i^n - \frac{c\Delta t}{\Delta x} (u_i^n - u_{i-1}^n)$$

```
__global__ void update (float *u, float *u_prev, int N, float dx, float dt, float c, int
BLOCKSIZE)
{
     // Each thread will load one element
     int i = threadIdx.x + BLOCKSIZE * blockIdx.x;

     if (i>=N){return;}

     // u_prev[i] = u[i] is done in separate kernel

     if (i>0)
     {
          u[i] = u_prev[i] - c*dt/dx*(u_prev[i] - u_prev[i-1]);
     }
}
```

$$\frac{\partial u}{\partial t} = c \frac{\partial u}{\partial x} \longrightarrow u_i^{n+1} = u_i^n - \frac{c\Delta t}{\Delta x} (u_i^n - u_{i-1}^n)$$

$$\frac{\partial u}{\partial t} = c \frac{\partial u}{\partial x} \longrightarrow u_i^{n+1} = u_i^n - \frac{c\Delta t}{\Delta x} (u_i^n - u_{i-1}^n)$$

$$\frac{\partial u}{\partial t} = c \frac{\partial u}{\partial x} \longrightarrow u_i^{n+1} = u_i^n - \frac{c\Delta t}{\Delta x} (u_i^n - u_{i-1}^n)$$

$$\frac{\partial u}{\partial t} = c \frac{\partial u}{\partial x} \longrightarrow u_i^{n+1} = u_i^n - \frac{c\Delta t}{\Delta x} (u_i^n - u_{i-1}^n)$$

```
__global__ void update (float *u, float *u_prev, int N, float dx, float dt, float c, int
BLOCKSIZE)
{
     // Each thread will load one element
     int i = threadIdx.x + BLOCKSIZE * blockIdx.x;

     if (i>=N){return;}

     // u_prev[i] = u[i] is done in separate kernel

     if (i>0)
     {
          u[i] = u_prev[i] - c*dt/dx*(u_prev[i] - u_prev[i-1]);
     }
}
```

$$\frac{\partial u}{\partial t} = c \frac{\partial u}{\partial x} \longrightarrow u_i^{n+1} = u_i^n - \frac{c\Delta t}{\Delta x} (u_i^n - u_{i-1}^n)$$

$$\frac{\partial u}{\partial t} = c \frac{\partial u}{\partial x} \longrightarrow u_i^{n+1} = u_i^n - \frac{c\Delta t}{\Delta x} (u_i^n - u_{i-1}^n)$$

$$\frac{\partial u}{\partial t} = c \frac{\partial u}{\partial x} \longrightarrow u_i^{n+1} = u_i^n - \frac{c\Delta t}{\Delta x} (u_i^n - u_{i-1}^n)$$

▶ Looking at a 1D FDM example (similar to lab)

$$\frac{\partial u}{\partial t} = c \frac{\partial u}{\partial x} \longrightarrow u_i^{n+1} = u_i^n - \frac{c\Delta t}{\Delta x} (u_i^n - u_{i-1}^n)$$

Order N redundant loads!

▶ Idea: We could load only once to shared memory, and operate there

Works if N <= Block size... What if not?

```
__global__ void update (float *u, float *u_prev, int N, float dx, float dt, float c)
        // Each thread will load one element
        int i = threadIdx.x;
        int I = threadIdx.x + BLOCKSIZE * blockIdx.x;
        shared float u shared[BLOCKSIZE];
        if (I>=N){return;}
        u_shared[i] = u[I];
        syncthreads();
        if (i>0 && i<BLOCKSIZE-1)</pre>
                u[I] = u \text{ shared}[i] - c*dt/dx*(u \text{ shared}[i] - u \text{ shared}[i-1]);
        else
                u[I] = u_prev[I] - c*dt/dx*(u_prev[I] - u_prev[I-1]);
```

```
_global__ void update (float *u, float *u_prev, int N, float dx, float dt, float c)
       // Each thread will load one element
       int i = threadIdx.x;
       int I = threadIdx.x + BLOCKSIZE * blockIdx.x;
       shared float u shared[BLOCKSIZE];
       if (I>=N){return;}
       u_shared[i] = u[I];
       syncthreads();
      if (i>0 && i<BLOCKSIZE-1)
               u[I] = u_shared[i] - c*dt/dx*(u_shared[i] - u_shared[i-1]);
       else
               u[I] = u_prev[I] - c*dt/dx*(u_prev[I] - u_prev[I-1]);
```

```
_global__ void update (float *u, float *u_prev, int N, float dx, float dt, float c)
      // Each thread will load one element
       int i = threadIdx.x;
       int I = threadIdx.x + BLOCKSIZE * blockIdx.x;
       shared float u shared[BLOCKSIZE];
       if (I>=N){return;}
       u_shared[i] = u[I];
       syncthreads();
      if (i>0 && i<BLOCKSIZE-1)
               u[I] = u shared[i] - c*dt/dx*(u shared[i] - u shared[i-1]);
       else
               u[I] = u_prev[I] - c*dt/dx*(u_prev[I] - u_prev[I-1]);
```

Reduced loads from 2\*N to N+2\*N/BLOCKSIZE

# Using shared memory as cache

▶ Looking at the 2D heat diffusion problem from lab 2

$$\frac{\partial u}{\partial t} = \alpha \nabla^2 u$$

▶ Explicit scheme

$$u_{i,j}^{n+1} = u_{i,j}^{n} + \frac{\alpha k}{h^{2}} (u_{i,j+1}^{n} + u_{i,j-1}^{n} + u_{i+1,j}^{n} + u_{i-1,j}^{n} - 4u_{i,j}^{n})$$

$$T = 0$$



#### **Shared Memory Implementation - Mapping Problem**

Using row major flattened array



#### **Shared Memory Implementation - Global Memory**

▶ This implementation has redundant loads to global memory—→slow

- ▶ Recast solution given earlier
  - Load to shared memory
  - Use shared memory if not on boundary of a block
- Global memory

- Use global memory otherwise
- Advantage
  - Easy to implement
- Disadvantage
  - Branching statement
  - Still have some redundant loads



Shared memory

```
global void update (float *u, float *u prev, int N, float h, float dt, float alpha)
       // Setting up indices
        int i = threadIdx.x;
        int j = threadIdx.y;
        int I = blockIdx.y*BSZ*N + blockIdx.x*BSZ + j*N + i;
        if (I>=N*N){return;}
        shared float u prev sh[BSZ][BSZ];
       u_prev_sh[i][j] = u_prev[I];
        __syncthreads();
        bool bound_check = ((I>N) && (I< N*N-1-N) && (I%N!=0) && (I%N!=N-1));
        bool block check = ((i>0) \&\& (i<BSZ-1) \&\& (j>0) \&\& (j<BSZ-1));
       // if not on block boundary do
        if (block check)
               u[I] = u_prev_sh[i][j] + alpha*dt/h/h * (u_prev_sh[i+1][j] + u_prev_sh[i-1]
[j] + u_prev_sh[i][j+1] + u_prev_sh[i][j-1] - 4*u_prev_sh[i][j]);
       // if not on boundary
        else if (bound check)
            u[I] = u_prev[I] + alpha*dt/(h*h) * (u_prev[I+1] + u_prev[I-1] + u_prev[I+N]
+ u_prev[I-N] - 4*u_prev[I]);
                                                                                        14
```

- ▶ We want to avoid the reads from global memory
  - Let's use halo nodes to compute block edges



Images: Mark Giles, Oxford, UK

- ► Change indexing so to jump in steps of BSZ-2 instead of BSZ
- Load data to shared memory
- Operate on internal nodes
- We'll need Nx/(BSZ-2) blocks per dimension, instead of Nx/BSZ



```
_global___ void update (float *u, float *u_prev, int N, float h, float dt, float alpha)
        // Setting up indices
        int i = threadIdx.x, j = threadIdx.y, bx = blockIdx.x, by = blockIdx.y;
        int I = (BSZ-2)*bx + i, J = (BSZ-2)*by + j;
        int Index = I + J*N;
        if (I>=N || J>=N){return;}
        __shared__ float u_prev_sh[BSZ][BSZ];
        u prev sh[i][j] = u prev[Index];
        syncthreads();
        bool bound_check = ((I!=0) \&\& (I<N-1) \&\& (J!=0) \&\& (J<N-1));
        bool block check = ((i!=0) \&\& (i<BSZ-1) \&\& (j!=0) \&\& (j<BSZ-1));
        if (bound check && block check)
            u[Index] = u_prev_sh[i][j] + alpha*dt/h/h * (u_prev_sh[i+1][j] +
u_prev_sh[i-1][j] + u_prev_sh[i][j+1] + u_prev_sh[i][j-1] - 4*u_prev_sh[i][j]);
```

- We've reduced global memory accesses!
- ▶ But...
  - There's still a heavy amount of branching
    - ▶ GPUs are not great at branching...
  - All threads read, but only some operate
    - We're underutilizing the device!
    - ▶ If we have 16x16 = 256 threads, all read, but only 14x14 = 196 operate, and we're using only ~75% of the device. In 3D this number drops to ~40%!



- ▶ Loading in 2 steps
  - Use the 64 available threads to load the 64 first values to shared

```
__shared__ float u_prev_sh[BSZ+2][BSZ+2];
int ii = j*BSZ + i, // Flatten thread indexing
        I = ii%(BSZ+2), // x-direction index including halo
        J = ii/(BSZ+2); // y-direction index including halo
int I_n = I_0 + J*N + I; //General index
u_prev_sh[I][J] = u_prev[I_n];
```

- Load the remaining values



8x8 threads 10x10 loads

- ▶ Loading in 2 steps
  - Use the 64 available threads to load the 64 first values to shared

```
__shared__ float u_prev_sh[BSZ+2][BSZ+2];
int ii = j*BSZ + i, // Flatten thread indexing
        I = ii%(BSZ+2), // x-direction index including halo
        J = ii/(BSZ+2); // y-direction index including halo
int I_n = I_0 + J*N + I; //General index
u_prev_sh[I][J] = u_prev[I_n];
```

- Load the remaining values



8x8 threads 10x10 loads

- ▶ Loading in 2 steps
  - Use the 64 available threads to load the 64 first values to shared

```
__shared__ float u_prev_sh[BSZ+2][BSZ+2];
int ii = j*BSZ + i, // Flatten thread indexing
        I = ii%(BSZ+2), // x-direction index including halo
        J = ii/(BSZ+2); // y-direction index including halo
int I_n = I_0 + J*N + I; //General index
u_prev_sh[I][J] = u_prev[I_n];
```



8x8 threads 10x10 loads

- ▶ Loading in 2 steps
  - Use the 64 available threads to load the 64 first values to shared

```
__shared__ float u_prev_sh[BSZ+2][BSZ+2];
int ii = j*BSZ + i, // Flatten thread indexing
        I = ii%(BSZ+2), // x-direction index including halo
        J = ii/(BSZ+2); // y-direction index including halo
int I_n = I_0 + J*N + I; //General index
u_prev_sh[I][J] = u_prev[I_n];
```

- Load the remaining values



64th

8x8 threads 10x10 loads

- ▶ Loading in 2 steps
  - Use the 64 available threads to load the 64 first values to shared



8x8 threads 10x10 loads

- ▶ Loading in 2 steps
  - Use the 64 available threads to load the 64 first values to shared

```
__shared__ float u_prev_sh[BSZ+2][BSZ+2];
int ii = j*BSZ + i, // Flatten thread indexing
        I = ii%(BSZ+2), // x-direction index including halo
        J = ii/(BSZ+2); // y-direction index including halo
int I_n = I_0 + J*N + I; //General index
u_prev_sh[I][J] = u_prev[I_n];
```



8x8 threads 10x10 loads

- ▶ Loading in 2 steps
  - Use the 64 available threads to load the 64 first values to shared

```
__shared__ float u_prev_sh[BSZ+2][BSZ+2];
int ii = j*BSZ + i, // Flatten thread indexing
     I = ii%(BSZ+2), // x-direction index including halo
     J = ii/(BSZ+2); // y-direction index including halo
int I_n = I_0 + J*N + I; //General index
u prev sh[I][J] = u prev[I n];
```

```
int ii2 = BSZ*BSZ + j*BSZ + i;
int I2 = ii2\%(BSZ+2);
int J2 = ii2/(BSZ+2);
int I n2 = I 0 + J2*N + I2; //General index
if ( (I2<(BSZ+2)) && (J2<(BSZ+2)) && (ii2 < N*N) ) \longleftarrow Some threads won't load
        u prev sh[I2][J2] = u[I n2];
```



8x8 threads 10x10 loads

▶ Compute on interior points: threads [i+1][j+1]



```
int Index = by*BSZ*N + bx*BSZ + (j+1)*N + i+1;
u[Index] = u_prev_sh[i+1][j+1] + alpha*dt/h/h * (u_prev_sh[i+2][j+1] + u_prev_sh[i][j+1] +
u_prev_sh[i+1][j+2] + u_prev_sh[i+1][j] - 4*u_prev_sh[i+1][j+1]);
```

# **SM** Implementation

- ▶ The technique described is called **tiling** 
  - Tiling means loading data to shared memory in tiles
  - Useful when shared memory is used as cache
  - Also used when all data is to large to fit in shared memory and you load it in smaller chunks

We will implement this in next lab!

# **Shared Memory - Bank conflicts**

- Shared memory arrays are subdivided into smaller subarrays called banks
- ▶ Shared memory has 32 (16) banks in 2.X (1.X). Successive 32-bit words are assigned to successive banks
- ▶ Different banks can be accessed simultaneously
- ▶ If two or more addresses of a memory request are in the same bank, the access is serialized
  - Bank conflicts exist only within a warp (half warp for 1.X)
- ▶ In 2.X there is no bank conflict if the memory request is for the same 32-bit word. This is not valid in 1.X.

# **Shared Memory - Bank conflicts**



Left: Linear addressing with a stride of one 32-bit word (no bank conflict).

Middle: Linear addressing with a stride of two 32-bit words (2-way bank conflicts).

Right: Linear addressing with a stride of three 32-bit words (no bank conflict).

Left: Conflict-free access via random permutation.

Middle: Conflict-free access since threads 3, 4, 6, 7, and 9 access the same word within bank 5.

Right: Conflict-free broadcast access (all threads access the same word).

## **Shared Memory**

- > \_\_syncthreads()
  - Barrier that waits for all threads of the block before continuing
  - Need to make sure all data is loaded to shared before access
  - Avoids race conditions
  - Don't over use!

```
u_shared[i] = u[I];
__syncthreads();

if (i>0 && i<BLOCKSIZE-1)
    u[I] = u_shared[i] - c*dt/dx*(u_shared[i] - u_shared[i-1]);</pre>
```

### **Race condition**

- When two or more threads want to access and operate on a memory location without syncronization
- ▶ Example: we have the value 3 stored in global memory and two threads want to add one to that value.
  - Possibility 1:
    - ▶ Thread 1 reads the value 3 adds 1 and writes 4 back to memory
    - ▶ Thread 2 reads the value 4 and writes 5 back to memory
  - Possibility 2:
    - ▶ Thread 1 reads the value 3
    - ▶ Thread 2 reads the value 3
    - ▶ Both threads operate on 3 and write back the value 4 to memory
- ▶ Solutions:
  - \_\_syncthreads() or atomic operations

### Race condition

- When two or more threads want to access and operate on a memory location without syncronization
- ▶ Example: we have the value 3 stored in global memory and two threads want to add one to that value.
  - Possibility 1:
    - ▶ Thread 1 reads the value 3 adds 1 and writes 4 back to memory
    - ▶ Thread 2 reads the value 4 and writes 5 back to memory ✓



- Possibility 2:
  - ▶ Thread 1 reads the value 3
  - ▶ Thread 2 reads the value 3
  - ▶ Both threads operate on 3 and write back the value 4 to memory
- ▶ Solutions:
  - \_\_syncthreads() or atomic operations

### Race condition

- When two or more threads want to access and operate on a memory location without syncronization
- ▶ Example: we have the value 3 stored in global memory and two threads want to add one to that value.
  - Possibility 1:
    - ▶ Thread 1 reads the value 3 adds 1 and writes 4 back to memory
    - ▶ Thread 2 reads the value 4 and writes 5 back to memory ✓



- Possibility 2:
  - ▶ Thread 1 reads the value 3
  - ▶ Thread 2 reads the value 3
  - ▶ Both threads operate on 3 and write back the value 4 to memory X



- ▶ Solutions:
  - \_\_syncthreads() or atomic operations

## **Atomic operations**

- ▶ Atomic operations deal with race conditions
  - It guarantees that while the operation is being executed, that location in memory os not accessed
  - Still we can't rely on any ordering of thread execution!

```
- Types

atomicAdd
atomicSub
atomicExch
atomicMin
atomicMax
etc...
```

## **Atomic operations**

```
__global__ update (int *values, int *who)
{
  int i = threadIdx.x + blockDim.x*blockIdx.x;
  int I = who[i];
  atomicAdd(&values[I], 1);
}
```

David Tarjan - NVIDIA

# **Atomic operations**

- ▶ Useful if you have a sparse access pattern
- ▶ Atomic operations are slower than "normal" function
- ▶ They can serialize your execution if many threads want to access the same memory location
  - Think about parallelizing your data, not only execution
  - Use hierarchy of atomic operations to avoid this
- ▶ Prefer \_\_syncthreads() if you can use it instead
  - If you have a regular access pattern