# **EEE 3101: Digital Logic and Circuits**

# **Digital Signal Processing**

# **Course Teacher: Nafiz Ahmed Chisty**

**Head, Department of EEE** 

**Associate Professor, Department of EEE & CoE** 

**Faculty of Engineering** 

Room# D0105, D Building

Email: chisty@aiub.edu

Website: http://engg.aiub.edu/faculties/nafiz

Website: www.nachisty.com





#### Introduction

• Digital Signal Processing coverts signals that naturally occur in analog form, such as sound, video and information from sensors, etc. to digital form and uses digital techniques to enhance and modify analog signal data for various applications.



- First the analog signal is passed through the Anti-aliasing filter (low pass filter) to eliminate harmonic frequencies above a certain specified frequency determined by the Nyquist frequency.
- Then the sampling and hold circuit performs two operation, the first of which is sampling. Sampling is the process of taking a sufficient number of discrete values at points on a waveform that will define the shape of the waveform.
- An analog signal can constitute signals of various frequencies. Sampling Theorem states that, in order to represent an analog signal, the sampling frequency ,  $f_{sample}$ , must be at least twice the highest frequency component  $f_{a(max)}$  of the analog signal. The frequency  $f_{a(max)}$  is known as the Nyquist frequency and is expressed in

 $f_{\text{sample}} \ge 2f_{a(\text{max})}$ 





## Sampling and Filtering





## Sampling and Filtering

- The reason we need a low pass filter, is to remove all frequency components (harmonics) of the analog signal that exceed the Nyquist frequency.
- If there are any frequency component in the analog signal that exceed the Nyquist frequency, an unwanted condition know as aliasing will occur. An alias is a signal produced when the sampling frequency is not at least twice the signal frequency.
- An alias signal has a frequency that is less than the highest frequency in the analog signal being sampled and therefor falls within the spectrum or frequency band of the input analog signal causing distortion. Such a signal is actually "posing" as the part of the analog signal when its isn't, thus the term alias.











## **Hold Operation**

- The holding operation is part of the sample and hold block shown in figure. After filtering and sampling, the sampled level must be held constant until the next sample occurs.
- This is necessary for the ADC to have time to process the sampled value. This sample and hold operation results in a "stairstep" wave form that approximate the analog input waveform.







## **Analog to Digital Conversion**

- Analog to digital conversion is the process of converting the output of the sample and hold circuit to a series of binary codes that represent the amplitude of the input at each of the sample times.
- The sample and hold process keeps the amplitude of the analog input signal constant between sample pulses.
- Therefore, the analog to digital conversion can be done using a constant value rather than having the analog signal change during conversion interval, which is the time between the sample pulses.







## Quantization

- The process of converting an analog value to a code is called quantization.
- During quantization process, the ADC converts each sampled value of analog signal to a binary code.
- The more bits that are used to represent a sampled value, the more accurate is the representation.



| Sample Interval | Quantization Level | Code |
|-----------------|--------------------|------|
| 1               | 0                  | 0000 |
| 2               | 5                  | 0101 |
| 3               | 8                  | 1000 |
| 4               | 7                  | 0111 |
| 5               | 5                  | 0101 |
| 6               | 4                  | 0100 |
| 7               | 6                  | 0110 |
| 8               | 10                 | 1010 |
| 9               | 14                 | 1110 |
| 10              | 15                 | 1111 |
| 11              | 15                 | 1111 |
| 12              | 15                 | 1111 |
| 13              | 14                 | 1110 |







## Quantization

#### For n-bit quantization:

- No. of quantization steps: 2<sup>n</sup>
- Full-Scale Input Voltage Range, FSR:  $V_{i(max)} V_{i(min)}$
- Resolution (Step-Size):  $\frac{FSR}{2^n}$
- Digital Code, D: Resolution

**Example Problem:** An 8-bit ADC is capable of accepting an input voltage of range 0 to 10V. Find:

- a) The Resolution
- b) Digital output code for an input 5.2V.



### Flash Analog to Digital Converter

- The flash method utilizes comparators that compare reference voltages with analog input voltages.
- When the input voltage exceeds the reference voltage for a given comparator, a HIGH is generated.
- A 3-bit converter uses seven comparator circuits; a comparator is not needed for all 0's condition. In general  $2^n - 1$  comparators are required for conversion to an n-bit binary code.
- The number of bits used in an ADC is its resolution.
- The large number of comparators necessary for a reasonable-sized binary number is one of the disadvantage of the flash ADC.
- Its chief advantage is that it provides a fast conversion time because of a high throughput, measured in samples per second (sps)





## Flash Analog to Digital Converter





## Flash Analog to Digital Converter

Determine the binary code output of a 3-bit ADC for the input signal and encoder enable pulses shown. For this example  $V_{REF} = +8V$ 



#### **SOLUTION**









- Successive-Approximation is the most widely used ADC method.
- It is faster than a dual-slope converter.
- However, it is slower than a Flash ADC.
- It has a fixed conversion time for any value of analog input.
- An n-bit converter takes n cycles or steps to converts any analog input.









- The DAC outputs 8V for 2<sup>3</sup> bit, 4V for 2<sup>2</sup> bit, 2V for 2<sup>1</sup> bit and 1V for 2<sup>0</sup> bit.
- Now as an example we try to convert an input voltage of 5.1V

At the first pulse, the MSB is turned HIGH. As 8V is greater than 5.1V, it is therefore reset.









Then the next bit is turned HIGH. The corresponding output is 4V. As it is less than 5.1V, the bit is kept as HIGH.

Then the next bit is turned HIGH, the corresponding output now is 6V. As 6V is greater than 5.1V, the bit is RESET.









Now, finally the last bit is turned HIGH. The corresponding output is 5V. As this is less than the input 5.1V, the last bit is retained as 1.



So after 4 cycles all the bit has been tried. Therefore, the digital code corresponding to 5.1V is 0101, which is 5V. If the no. of bit is increased the resolution of ADC will increase and thus will produce a more accurate approximation.







### Introduction

- Digital to analog conversion is an important part of digital signal processing.
- Once the digital signal has been processed, it is further needed to be converted back to the analog form.
- A Digital to Analog Converter (DAC) is an electronic device, often an integrated circuit, which converts a digital signal to its corresponding analog signal.
- Two types of DAC will be studied:
  - Binary Weighted DAC
  - R-2R Ladder DAC









- The figure shows a 4-bit DAC.
- The resistors have a specific value depending on binary weights.
- The resistor corresponding to MSB have the lowest value
- The resistor corresponding to LSB have the highest value.
- The output depends on the absence of presence or current in the branches.



$$\begin{split} I_f &= I_0 + I_1 + I_2 + I_3 \\ \frac{V_0}{R_f} &= \frac{V}{8R} + \frac{V}{4R} + \frac{V}{2R} + \frac{V}{R} \\ Now \ if \ R_f &= R \\ V_0 &= \frac{V}{8} + \frac{V}{4} + \frac{V}{2} + \frac{V}{1} \end{split}$$







Determine the output of the DAC if the waveform representing a sequence of 4-bit numbers are applied to the inputs. Input  $D_0$  is the least significant bit(LSB)







• First we need to determine the current for each of the weighted inputs.

$$I_0 = \frac{5V}{200k} = 0.0025mA$$

$$I_1 = \frac{5V}{100k} = 0.05mA$$

$$I_2 = \frac{5V}{50K} = 0.1mA$$

$$I_3 = \frac{5V}{25K} = 0.2mA$$

• Now we will calculate the output contribution for each of the weighted inputs. Since no current goes through the inverting input, the current only flows through the feedback path.

$$V_{O(D0)} = (10k)(-0.025mA) = -.25V$$
  
 $V_{O(D1)} = (10k)(-0.05mA) = -0.5V$   
 $V_{O(D2)} = (10k)(-0.1mA) = -1V$   
 $V_{O(D3)} = (10k)(-0.2mA) = -2V$ 

From Figure 12–27(b), the first binary input code is 0000, which produces an output voltage of 0 V. The next input code is 0001, which produces an output voltage of -0.25 V. The next code is 0010, which produces an output voltage of -0.5 V. The next code is 0011, which produces an output voltage of -0.25 V + -0.5 V = -0.75 V. Each successive binary code increases the output voltage by -0.25 V, so for this particular straight binary sequence on the inputs, the output is a stairstep waveform going from 0 V to -3.75 V in -0.25 V steps. This is shown in Figure 12–28.











- Though binary-weighted DAC is simple to understand, construction of it is hectic.
- For binary-weighted DAC we need exact multiples of the resistors (R, 2R, 4R, 8R, 16R).
- For DAC of higher bits, the construction becomes practically infeasible.
- However, R-2R DAC solves this problem.
- The construction only require resistors of value R and 2R







#### Contribution of D<sub>3</sub>.











#### Contribution of D<sub>2</sub>.











#### Contribution of D<sub>1</sub>.













#### Contribution of D<sub>0</sub>.









### **DAC**

Resolution of a n-bit DAC:

$$\frac{1}{2^n - 1}$$

Determine the resolution expressed as a percentage of the following:

- a) An 8-bit DAC
- b) A 12-bit DAC

#### **Solution:**

a) Resolution for 8-bit converter,

$$\frac{1}{2^8 - 1} \times 100 = \frac{1}{255} \times 100 = 0.392\%$$

Resolution for 12-bit converter,

$$\frac{1}{2^{12} - 1} \times 100 = \frac{1}{4095} \times 100 = 0.0244\%$$



#### The Reconstruction Filter

The output of the DAC is a "stairstep" approximation of the original analog signal after it has been processed by the digital signal processor (DSP), which is a special type of microprocessor that processes data in real time. The purpose of the low-pass reconstruction filter (sometimes called a postfilter) is to smooth out the DAC output by eliminating the higher frequency content that results from the fast transitions of the "stairsteps," as roughly illustrated in the figure below.



FIGURE: The reconstruction filter smooths the output of the DAC.





## **Reference:**

- [1] Thomas L. Floyd, "Digital Fundamentals" 11th edition, Prentice Hall.
- [2] M. Morris Mano, "Digital Logic & Computer Design" Prentice Hall.
- [3] Mixed contents from Vahid And Howard.





