











MSP430FR5729, MSP430FR5728, MSP430FR5727, MSP430FR5726, MSP430FR5725 MSP430FR5724, MSP430FR5723, MSP430FR5722, MSP430FR5721, MSP430FR5720

ZHCSCG3B-MAY 2014-REVISED APRIL 2016

### MSP430FR572x 混合信号微控制器

### 1 器件概述

### 1.1 特性

- 嵌入式微控制器
  - 高达 8MHz 时钟频率的 16 位精简指令集计算机 (RISC) 架构
  - 宽电源电压范围 (2V 至 3.6V)
  - -40°C 至 85°C 运行
- 经优化超低功率模式
  - 激活模式: 81.4µA/MHz (典型值)
  - 待机(具有 VLO 的 LPM3): 6.3µA(典型值)
  - 实时时钟 (RTC) (LPM3.5, 采用晶振): 1.5μA (典型值)
  - 美断 (LPM4.5): 0.32µA(典型值)
- 超低功率铁电 RAM (FRAM)
  - 高达 16KB 的非易失性存储器
  - 超低功率写入
  - 125ns 每个字的快速写入(1ms 内写入 16KB)
  - 内置纠错编码 (ECC) 和存储器保护单元 (MPU)
  - 通用内存 = 程序 + 数据 + 存储
  - 1015 写入周期持耐久性
  - 抗辐射和非磁性
- 智能数字外设
  - 32 位硬件乘法器 (MPY)
  - 3 通道内部直接存储器访问 (DMA)
  - 具有日历和报警功能的实时时钟 (RTC)
  - 5 个具有多达 3 个捕捉/比较寄存器的 16 位定时器
  - 16 位循环冗余校验器 (CRC)
- 高性能模拟
  - 支持电压基准和可编程滞后的 16 通道模拟比较 器
  - 具有内部基准、采样与保持功能的 12 通道 10 位模数转换器 (ADC)
    - 在流耗为 100µA 时为 200ksps

- 增强型串行通信
  - eUSCI A0 和 eUSCI A1 支持:
    - 支持自动波特率侦测的通用异步收发器 (UART)
    - IrDA 编码和解码
    - 串行外设接口 (SPI)
  - eUSCI B0 支持:
    - 支持多从器件寻址的  $I^2C$
    - 串行外设接口 (SPI)
  - 硬件通用异步收发器 (UART) 引导加载程序 (BSL)
- 电源管理系统
  - 完全集成的低压降稳压器 (LDO)
  - 内核电源电压监视器和具有复位功能的电源电压
  - 常开模式的零功率欠压检测
  - 串行板上编程,无需外部电压
- 灵活的时钟系统
  - 具有 6 个可选出厂校准频率的固定频率数控振荡器 DCO (依器件而定)
  - 低功率低频内部时钟源 (VLO)
  - 32kHz 晶振 (LFXT)
  - 高频晶振 (HFXT)
- 开发工具和软件
  - 免费的专业开发环境 (Code Composer Studio™ IDE)
  - 低成本全功能套件 ()
  - 完全开发套件(MSP-FET430U40A)
  - 目标板(MSP-TS430RHA40A)
- 系列产品成员
  - 有关可用的器件变型和封装,请参见Table 3-1
  - 欲了解完整的模块说明,请参见 《MSP430FR57xx 系列产品用户指南》

- 1.2 应用范围
- 家庭自动化
- 安全性

- 传感器管理
- 数据采集

注意事项 这些产品采用 FRAM 非易失性存储器技术。FRAM 保持对于极端温度环境的敏感性,例如那些回流焊接或者手工焊接时产生的温度。更多信息请参阅 最大绝对额定值。

注意事项 必须采用与器件级 ESD 规范兼容的系统级 ESD 保护以防止电气过载或者数据或代码内存的干扰。要获得更多信息,请参阅应用报告 《MSP430™ 系统级 ESD 注意事项》 (SLAA530)



#### 1.3 说明

德州仪器 (TI) MSP430FR572x 系列超低功耗微控制器包含多个器件,该系列器件具有嵌入式 FRAM 非易失性存储器,超低功率 16 位 MSP430™CPU 以及专用于各种应用的不同 外设。这种架构、FRAM 和外设与 7 种低功耗模式相组合,专为在便携式无线感测应用中延长电池的使用寿命而进行了 优化。FRAM 是全新的非易失性存储器,其完美结合了 SRAM 的速度、灵活性和耐用性与闪存的稳定性和可靠性,并且总功耗更低。外设包括一个 10 位模数转换器 (ADC),一个具有电压基准生成和滞后功能的 16 通道比较器,3 条支持 I²C,SPI,或 UART 协议的增强型串行通道,一个内部 DMA,一个硬件乘法器,一个实时时钟 (RTC),5 个 16 位定时器和数字 I/O。

器件信息(1)

| 产品型号            | 封装         | 封装尺寸 <sup>(2)</sup> |
|-----------------|------------|---------------------|
| MSP430FR5729RHA | VQFN (40)  | 6mm x 6mm           |
| MSP430FR5729DA  | TSSOP (38) | 12.5mm x 6.2mm      |
| MSP430FR5728RGE | VQFN (24)  | 4mm x 4mm           |
| MSP430FR5728PW  | TSSOP (28) | 9.7mm x 4.4mm       |

- (1) 要获得最新的产品、封装和订购信息,请参见封装选项附录(节8),或者访问德州仪器 (TI) 网站 www.ti.com.cn。
- (2) 这里显示的尺寸为近似值。要获得包含误差值的封装尺寸,请参见机械数据(节8)。

### 1.4 功能方框图

图 1-1 显示采用 RHA 封装的 MSP430FR5721, MSP430FR5725 和 MSP430FR5729 器件的功能方框图。 要获得所有器件变量和封装选项的功能方框图,请见节 6.1。



Copyright © 2016, Texas Instruments Incorporated

图 1-1. 功能方框图 - RHA 封装 - MSP430FR5721, MSP430FR5725, MSP430FR5729





### 内容

|   | 88 AL 1 | // Tank                                                                |             |   |      | D1111 0 1/1/1:                                        |           |
|---|---------|------------------------------------------------------------------------|-------------|---|------|-------------------------------------------------------|-----------|
| 1 |         | 既述                                                                     | _           |   | 5.18 | PMM, Core Voltage                                     |           |
|   | 1.1     | 特性                                                                     | _           |   | 5.19 | PMM, SVS, BOR                                         |           |
|   | 1.2     | 应用范围                                                                   | _           |   | 5.20 | Wake-up Times From Low-Power Modes                    |           |
|   | 1.3     | 说明                                                                     | _           |   | 5.21 | Timer_A                                               | _         |
|   | 1.4     | 功能方框图                                                                  | 2           |   | 5.22 | Timer_B                                               | <u>27</u> |
| 2 | 修订      | 历史记录                                                                   | <u>4</u>    |   | 5.23 | eUSCI (UART Mode) Clock Frequency                     | <u>27</u> |
| 3 | Devi    | ce Comparison                                                          | <u>5</u>    |   | 5.24 | eUSCI (UART Mode)                                     | 27        |
|   | 3.1     | Related Products                                                       | <u>6</u>    |   | 5.25 | eUSCI (SPI Master Mode) Clock Frequency               | 28        |
| 4 | Term    | ninal Configuration and Functions                                      | 7           |   | 5.26 | eUSCI (SPI Master Mode)                               | 28        |
|   | 4.1     | Pin Diagram – RHA Package –                                            | _           |   | 5.27 | eUSCI (SPI Slave Mode)                                | 30        |
|   |         | MSP430FR5721, MSP430FR5723,                                            | _           |   | 5.28 | eUSCI (I <sup>2</sup> C Mode)                         | 32        |
|   | 4.0     | MSP430FR5725, MSP430FR5727, MSP430FR5729                               | <u>/</u>    |   | 5.29 | 10-Bit ADC, Power Supply and Input Range              |           |
|   | 4.2     | Pin Diagram – DA Package –<br>MSP430FR5721, MSP430FR5723,              |             |   |      | Conditions                                            | 33        |
|   |         | MSP430FR5725, MSP430FR5727, MSP430FR5729                               | 8           |   | 5.30 | 10-Bit ADC, Timing Parameters                         | 33        |
|   | 4.3     | Pin Diagram – RGE Package –                                            | _           |   | 5.31 | 10-Bit ADC, Linearity Parameters                      | <u>33</u> |
|   |         | MSP430FR5720, MSP430FR5722,                                            |             |   | 5.32 | REF, External Reference                               | 34        |
|   |         | MSP430FR5724, MSP430FR5726, MSP430FR5728                               | <u>8</u>    |   | 5.33 | REF, Built-In Reference                               | 34        |
|   | 4.4     | Pin Diagram – PW Package –<br>MSP430FR5720, MSP430FR5722,              |             |   | 5.34 | REF, Temperature Sensor and Built-In V <sub>MID</sub> | 35        |
|   |         | MSP430FR5724, MSP430FR5726, MSP430FR5728                               | 9           |   | 5.35 | Comparator_D                                          |           |
|   | 4.5     | Signal Descriptions                                                    | _           |   | 5.36 | FRAM                                                  | 36        |
| 5 |         | ifications                                                             | _           |   | 5.37 | JTAG and Spy-Bi-Wire Interface                        | 37        |
|   | 5.1     | Absolute Maximum Ratings                                               |             | 6 | Deta | iled Description                                      |           |
|   | 5.2     | ESD Ratings                                                            |             |   | 6.1  | Functional Block Diagrams                             |           |
|   | 5.3     | Recommended Operating Conditions                                       |             |   | 6.2  | CPU                                                   |           |
|   | 5.4     | Active Mode Supply Current Into V <sub>CC</sub> Excluding              | <del></del> |   | 6.3  | Operating Modes                                       | _         |
|   | •       |                                                                        | 15          |   | 6.4  | Interrupt Vector Addresses                            |           |
|   | 5.5     | Low-Power Mode Supply Currents (Into V <sub>CC</sub> )                 | _           |   | 6.5  | Memory Organization                                   |           |
|   |         | Excluding External Current                                             | <u>16</u>   |   | 6.6  | Bootloader (BSL)                                      | _         |
|   | 5.6     | Thermal Resistance Characteristics                                     | <u>17</u>   |   | 6.7  | JTAG Operation                                        | _         |
|   | 5.7     | Schmitt-Trigger Inputs – General-Purpose I/O                           |             |   |      | •                                                     |           |
|   |         | (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to                     | 40          |   | 6.8  | FRAM                                                  |           |
|   | 5.8     | P4.1, PJ.0 to PJ.5, RST/NMI)                                           | 18          |   | 6.9  | Memory Protection Unit (MPU)                          | _         |
|   | 5.6     | (P1.0 to P1.7, P2.0 to P2.7)                                           | 18          |   | 6.10 | Peripherals                                           | _         |
|   | 5.9     | Leakage Current – General-Purpose I/O                                  | <u></u>     |   | 6.11 | Input/Output Diagrams                                 |           |
|   |         | (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to                     |             | _ | 6.12 | Device Descriptors (TLV)                              |           |
|   |         | P4.1, PJ.0 to PJ.5, RST/NMI)                                           | <u>18</u>   | 7 |      | 和文档支持                                                 |           |
|   | 5.10    | Outputs – General-Purpose I/O                                          |             |   | 7.1  | 开始使用                                                  |           |
|   |         | (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.1, PJ.0 to PJ.5) | 10          |   | 7.2  | Device Nomenclature                                   | 92        |
|   | 5 11    | Output Frequency – General-Purpose I/O                                 | 13          |   | 7.3  | 工具和软件                                                 | 94        |
|   | 0.11    | (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to                     |             |   | 7.4  | 文档支持                                                  | 96        |
|   |         | P4.1, PJ.0 to PJ.5)                                                    | <u>19</u>   |   | 7.5  | 相关链接                                                  | 98        |
|   | 5.12    | Typical Characteristics – Outputs                                      | 20          |   | 7.6  | Community Resources                                   | 98        |
|   | 5.13    | Crystal Oscillator, XT1, Low-Frequency (LF) Mode                       | 22          |   | 7.7  | 商标                                                    | 98        |
|   | 5.14    | Crystal Oscillator, XT1, High-Frequency (HF) Mode                      |             |   | 7.8  | 静电放电警告                                                | 98        |
|   |         |                                                                        | <u>23</u>   |   | 7.9  | 出口管制提示                                                | 98        |
|   | 5.15    | , , ,                                                                  |             |   | 7.10 | Glossary                                              | _         |
|   | _       |                                                                        | <u>24</u>   | 8 | 机械   | ,<br>封装和可订购信息                                         |           |
|   | 5.16    | DCO Frequencies                                                        |             |   | 8.1  | 封装信息                                                  | _         |
|   | 5.17    | MODOSC                                                                 | 25          |   |      |                                                       |           |

# MSP430FR5729, MSP430FR5728, MSP430FR5727, MSP430FR5726, MSP430FR5725 MSP430FR5724, MSP430FR5723, MSP430FR5722, MSP430FR5721, MSP430FR5720





www.ti.com.cn

| 2 | 修订         | 历中 | 沿录 |
|---|------------|----|----|
| _ | - 1/2 // / | ルメ | иж |

注: 之前版本的页码可能与当前版本有所不同。

### Changes from April 26, 2016 to September 30, 2016

Page

• 己从 SPI 特性 列表项中删除"速率高达 10Mbps 的" ...... 1

www.ti.com.cn

### 3 Device Comparison

Table 3-1 summarizes the available family members.

### Table 3-1. Family Members (1)(2)

|                |              | SYSTEM       |                |                   |                   |                        |                        | eU                               | SCI                                 |         |         |    |    |        |      |   |   |   |    |    |
|----------------|--------------|--------------|----------------|-------------------|-------------------|------------------------|------------------------|----------------------------------|-------------------------------------|---------|---------|----|----|--------|------|---|---|---|----|----|
| DEVICE         | FRAM<br>(KB) | SRAM<br>(KB) | CLOCK<br>(MHz) | ADC10_B           | Comp_D            | Timer_A <sup>(3)</sup> | Timer_B <sup>(4)</sup> | Channel A:<br>UART, IrDA,<br>SPI | Channel B:<br>SPI, I <sup>2</sup> C | I/O     | PACKAGE |    |    |        |      |   |   |   |    |    |
| MSP430FR5729   | 16           | 1            | 8              | 40 out 0 int oh   | 16 ch.            | 2.2                    | 2 2 2                  | 2                                | 1 -                                 | 32      | RHA     |    |    |        |      |   |   |   |    |    |
| W3P430FR3729   | 10           | ı            | 0              | 12 ext, 2 int ch. | 16 CH.            | 3, 3                   | 3, 3, 3                | 2                                | '                                   | 30      | DA      |    |    |        |      |   |   |   |    |    |
| MODAGOEDEZGO   | 16           | 4            | 0              | 6 ext, 2 int ch.  | 10 ch.            | 2.2                    | 2                      | 4                                | 4                                   | 17      | RGE     |    |    |        |      |   |   |   |    |    |
| MSP430FR5728   | 16           | 1            | 8              | 8 ext, 2 int ch.  | 12 ch.            | 3, 3                   | 3                      | 1                                | 1                                   | 21      | PW      |    |    |        |      |   |   |   |    |    |
| MOD 400ED 5707 | 40           | ,            |                |                   | 40 -1-            | 0.0                    | 0.00                   |                                  | 4                                   | 32      | RHA     |    |    |        |      |   |   |   |    |    |
| MSP430FR5727   | 16           | 1            | 8              | _                 | 16 ch.            | 3, 3                   | 3, 3, 3                | 2                                | 1                                   | 30      | DA      |    |    |        |      |   |   |   |    |    |
| MODAGOEDEZGO   | 40           | 4            | 0              |                   | 10 ch.            | 2.2                    | 2                      | 1                                | 1                                   | 17      | RGE     |    |    |        |      |   |   |   |    |    |
| MSP430FR5726   | 16           | 1            | 8              | _                 | _                 | _                      | _                      | _                                | _                                   | _       | _       | _  | _  | 12 ch. | 3, 3 | 3 | 1 | 1 | 21 | PW |
| MSP430FR5725   | 8            | 1            | 0              | 40 and 0 int als  | 16 ob             | 2.2                    | 2.2.2                  | 2                                | 4                                   | 32      | RHA     |    |    |        |      |   |   |   |    |    |
| WISP430FR5725  | 0            | ı            | 8              | 12 ext, 2 int ch. | 16 ch.            | 3, 3                   | 3, 3, 3                | 2                                | 1                                   | 30      | DA      |    |    |        |      |   |   |   |    |    |
| MODAGOEDEZGA   | 0            | 1            | 0              | 6 ext, 2 int ch.  | 10 ch.            | 2.2                    | 2                      | 4                                | 4                                   | 17      | RGE     |    |    |        |      |   |   |   |    |    |
| MSP430FR5724   | 8            | 1            | 8              | 8 ext, 2 int ch.  | 12 ch.            | 3, 3                   | 3                      | 1                                | 1                                   | 21      | PW      |    |    |        |      |   |   |   |    |    |
| MSP430FR5723   | 8            | 1            | 8              |                   | 16 ch.            | 2.2                    | 2 2 2                  | 2                                | 1                                   | 32      | RHA     |    |    |        |      |   |   |   |    |    |
| WISP430FR5723  | 0            | ı            | 0              | _                 | _                 |                        | 16 CH.                 | 3, 3                             | 3, 3, 3                             | 2       | '       | 30 | DA |        |      |   |   |   |    |    |
| MODAGOEDEZGO   | 0            | 4            | 0              |                   | 10 ch.            | 2.2                    | 2                      | 4                                | 1                                   | 17      | RGE     |    |    |        |      |   |   |   |    |    |
| MSP430FR5722   | 8            | 1            | 8              | _                 | -                 | _                      | _                      | _                                | 12 ch.                              | 3, 3    | 3       | 1  | 1  | 21     | PW   |   |   |   |    |    |
| MCD420EDE724   | 4            | 1            | 0              | 12 ovt 2 int ch   | 16 ch.            | 2.2                    | 222                    | 2                                | 1                                   | 32      | RHA     |    |    |        |      |   |   |   |    |    |
| MSP430FR5721   | 4            | 1            | 8              | 12 ext, 2 int ch. | ı∠ ext, ∠ ınt ch. | ı∠ exi, ∠ int cn.      | ı∠ exi, ∠ int cn.      | 10 011.                          | 3, 3                                | 3, 3, 3 |         | 1  | 30 | DA     |      |   |   |   |    |    |
| MSP430FR5720   | 4            | 1            | 8              | 6 ext, 2 int ch.  | 10 ch.            | 2.2                    | 2                      | 1                                | 1                                   | 17      | RGE     |    |    |        |      |   |   |   |    |    |
| WISF430FR3720  | 4            | 1            | 0              | 8 ext, 2 int ch.  | 12 ch.            | 3, 3                   | 3                      | '                                | 1                                   | 21      | PW      |    |    |        |      |   |   |   |    |    |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum in 节 8, or see the TI website at www.ti.com.

<sup>(2)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/packaging.

<sup>(3)</sup> Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 and the second instantiation having 5 capture/compare registers and PWM output generators, respectively.

<sup>(4)</sup> Each number in the sequence represents an instantiation of Timer\_B with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_B, the first instantiation having 3 and the second instantiation having 5 capture/compare registers and PWM output generators, respectively.



#### 3.1 Related Products

For information about other devices in this family of products or related products, see the following links.

- **Products for MSP 16-Bit and 32-Bit MCUs** Low-power mixed-signal processors with smart analog and digital peripherals for a wide range of industrial and consumer applications.
- Products for Ultra-Low-Power MCUs MSP Ultra-Low-Power microcontrollers (MCUs) from Texas Instruments (TI) offer the lowest power consumption and the perfect mix of integrated peripherals for a wide range of low power and portable applications.
- Products for MSP430FRxx FRAM MCUs 16-bit microcontrollers for ultra-low-power sensing and system management in building automation, smart grid, and industrial designs.
- Companion Products for MSP430FR5729 Review products that are frequently purchased or used in conjunction with this product.
- Reference Designs for MSP430FR5729 TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at ti.com/tidesigns.



### 4 Terminal Configuration and Functions

### 4.1 Pin Diagram – RHA Package – MSP430FR5721, MSP430FR5723, MSP430FR5725, MSP430FR5727, MSP430FR5729

Figure 4-1 shows the pin diagram for the MSP430FR5721, MSP430FR5723, MSP430FR5725, MSP430FR5727, and MSP430FR5729 devices in the 40-pin RHA package.



Figure 4-1. 40-Pin RHA Package (Top View)



## 4.2 Pin Diagram – DA Package – MSP430FR5721, MSP430FR5723, MSP430FR5725, MSP430FR5727, MSP430FR5729

Figure 4-2 shows the pin diagram for the MSP430FR5721, MSP430FR5723, MSP430FR5725, MSP430FR5727, and MSP430FR5729 devices in the 38-pin DA package.

| PJ.4/XIN                                  | Ф   | 1 ()  | 38 🎞 | AVSS                                    |
|-------------------------------------------|-----|-------|------|-----------------------------------------|
| PJ.5/XOUT                                 | Щ   | 2     | 37 🞞 | P2.4/TA1.0/UCA1CLK/A7*/CD11             |
| AVSS I                                    | 田   | 3     | 36 🞞 | P2.3/TA0.0/UCA1STE/A6*/CD10             |
| AVCC I                                    | Щ.  | 4     | 35 🞞 | P2.7                                    |
| P1.0/TA0.1/DMAE0/RTCCLK/A0*/CD0/VeREF-* 1 | Щ   | 5     | 34 🞞 | DVCC                                    |
| P1.1/TA0.2/TA1CLK/CDOUT/A1*/CD1/VeREF+*   | ш   | 6     | 33 🞞 | DVSS                                    |
| P1.2/TA1.1/TA0CLK/CDOUT/A2*/CD2           | Щ   | 7     | 32 🞞 | VCORE                                   |
| P3.0/A12*/CD12                            | Щ   | 8     | 31 🞞 | P1.7/TB1.2/UCB0SOMI/UCB0SCL/TA1.0       |
| P3.1/A13*/CD13                            | Щ   | 9     | 30 🞞 | P1.6/TB1.1/UCB0SIMO/UCB0SDA/TA0.0       |
| P3.2/A14*/CD14                            | Щ   | 10    | 29 🞞 | P3.7/TB2.2                              |
| P3.3/A15*/CD15                            | Щ   | 11    | 28 🞞 | P3.6/TB2.1/TB1CLK                       |
| P1.3/TA1.2/UCB0STE/A3*/CD3                | Щ   | 12    | 27 🞞 | P3.5/TB1.2/CDOUT                        |
| P1.4/TB0.1/UCA0STE/A4*/CD4 1              | Щ   | 13    | 26 🞞 | P3.4/TB1.1/TB2CLK/SMCLK                 |
| P1.5/TB0.2/UCA0CLK/A5*/CD5                | Щ   | 14    | 25 🞞 | P2.2/TB2.2/UCB0CLK/TB1.0                |
| PJ.0/TDO/TB0OUTH/SMCLK/CD6 (              | Щ   | 15    | 24 🞞 | P2.1/TB2.1/UCA0RXD/UCA0SOMI/TB0.0       |
| PJ.1/TDI/TCLK/TB1OUTH/MCLK/CD7 (          | Щ   | 16    | 23 🞞 | P2.0/TB2.0/UCA0TXD/UCA0SIMO/TB0CLK/ACLK |
| PJ.2/TMS/TB2OUTH/ACLK/CD8 (               | Щ   | 17    | 22 🞞 | RST/NMI/SBWTDIO                         |
| PJ.3/TCK/CD9 t                            | Щ   | 18    | 21 🞞 | TEST/SBWTCK                             |
| P2.5/TB0.0/UCA1TXD/UCA1SIMO               | Щ   | 19    | 20 🞞 | P2.6/TB1.0/UCA1RXD/UCA1SOMI             |
| * Not available on MSP430FR5727, MSP4     | 30F | R5723 | _    |                                         |

Figure 4-2. 38-Pin DA Package (Top View)

### 4.3 Pin Diagram – RGE Package – MSP430FR5720, MSP430FR5722, MSP430FR5724, MSP430FR5726, MSP430FR5728

Figure 4-3 shows the pin diagram for the MSP430FR5720, MSP430FR5722, MSP430FR5724, MSP430FR5726, and MSP430FR5728 devices in the 24-pin RGE package.



Figure 4-3. 24-Pin RGE Package (Top View)



# 4.4 Pin Diagram – PW Package – MSP430FR5720, MSP430FR5722, MSP430FR5724, MSP430FR5726, MSP430FR5728

₹ 4-4 shows the pin diagram for the MSP430FR5720, MSP430FR5722, MSP430FR5724, MSP430FR5726, and MSP430FR5728 devices in the 28-pin PW package.

| PJ.4/XIN □                                | 1 () | 28 🞞 | P2.4/TA1.0/A7*/CD11               |
|-------------------------------------------|------|------|-----------------------------------|
| PJ.5/XOUT □□                              | 2    | 27 🞞 | P2.3/TA0.0/A6*/CD10               |
| AVSS □                                    | 3    | 26 🞞 | DVCC                              |
| AVCC ==                                   | 4    | 25 🞞 | DVSS                              |
| P1.0/TA0.1/DMAE0/RTCCLK/A0*/CD0/VeREF-*   | 5    | 24 🞞 | VCORE                             |
| P1.1/TA0.2/TA1CLK/CDOUT/A1*/CD1/VeREF+*   | 6    | 23 🞞 | P1.7/UCB0SOMI/UCB0SCL/TA1.0       |
| P1.2/TA1.1/TA0CLK/CDOUT/A2*/CD2 🖂         | 7    | 22 🞞 | P1.6/UCB0SIMO/UCB0SDA/TA0.0       |
| P1.3/TA1.2/UCB0STE/A3*/CD3                | 8    | 21 🞞 | P2.2/UCB0CLK                      |
| P1.4/TB0.1/UCA0STE/A4*/CD4                | 9    | 20 🞞 | P2.1/UCA0RXD/UCA0SOMI/TB0.0       |
| P1.5/TB0.2/UCA0CLK/A5*/CD5                | 10   | 19 🞞 | P2.0/UCA0TXD/UCA0SIMO/TB0CLK/ACLK |
| PJ.0/TDO/TB0OUTH/SMCLK/CD6 □              | 11   | 18 🞞 | RST/NMI/SBWTDIO                   |
| PJ.1/TDI/TCLK/MCLK/CD7 □                  | 12   | 17 🞞 | TEST/SBWTCK                       |
| PJ.2/TMS/ACLK/CD8 🖂                       | 13   | 16 🞞 | P2.6                              |
| PJ.3/TCK/CD9 □                            | 14   | 15 🞞 | P2.5/TB0.0                        |
| * Not available on MSP430FR5726, MSP430FR | 5722 |      |                                   |

图 4-4. 28-Pin PW Package (Top View)



### 4.5 Signal Descriptions

表 4-1 describes the signals for all device variants and packages.

### 表 4-1. Signal Descriptions

| TERMINAL                                  |     |     |    |     |            |                                                                                                                                                                                                                                                                                                                                            |  |
|-------------------------------------------|-----|-----|----|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                      |     | N   | 0. |     | I/O<br>(1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                                |  |
| NAME                                      | RHA | RGE | DA | PW  |            |                                                                                                                                                                                                                                                                                                                                            |  |
| P1.0/TA0.1/DMAE0/<br>RTCCLK/A0/CD0/VeREF- | 1   | 1   | 5  | 5   | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5  TA0 CCR1 capture: CCI1A input, compare: Out1  External DMA trigger  RTC clock calibration output  Analog input A0 – ADC (not available on devices without ADC)  Comparator_D input CD0  External applied reference voltage (not available on devices without ADC) |  |
| P1.1/TA0.2/TA1CLK/<br>CDOUT/A1/CD1/VeREF+ | 2   | 2   | 6  | 6   | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5 TA0 CCR2 capture: CCI2A input, compare: Out2 TA1 input clock Comparator_D output Analog input A1 – ADC (not available on devices without ADC) Comparator_D input CD1 Input for an external reference voltage to the ADC (not available on devices without ADC)     |  |
| P1.2/TA1.1/TA0CLK/<br>CDOUT/A2/CD2        | 3   | 3   | 7  | 7   | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5 TA1 CCR1 capture: CCl1A input, compare: Out1 TA0 input clock Comparator_D output Analog input A2 – ADC (not available on devices without ADC) Comparator_D input CD2                                                                                               |  |
| P3.0/A12/CD12                             | 4   | N/A | 8  | N/A | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)  Analog input A12 – ADC (not available on devices without ADC or package options PW, RGE)  Comparator_D input CD12 (not available on package options PW, RGE)                                                           |  |
| P3.1/A13/CD13                             | 5   | N/A | 9  | N/A | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)  Analog input A13 – ADC (not available on devices without ADC or package options PW, RGE)  Comparator_D input CD13 (not available on package options PW, RGE)                                                           |  |
| P3.2/A14/CD14                             | 6   | N/A | 10 | N/A | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)  Analog input A14 – ADC (not available on devices without ADC or package options PW, RGE)  Comparator_D input CD14 (not available on package options PW, RGE)                                                           |  |
| P3.3/A15/CD15                             | 7   | N/A | 11 | N/A | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)  Analog input A15 – ADC (not available on devices without ADC or package options PW, RGE)  Comparator_D input CD15 (not available on package options PW, RGE)                                                           |  |



### 表 4-1. Signal Descriptions (continued)

| 表 年1. Sig                                                                |     |     |     |     |            | . ,                                                                                                                                                                                                                                                                                                   |  |  |
|--------------------------------------------------------------------------|-----|-----|-----|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                          |     | N   | 0.  |     | I/O<br>(1) | DESCRIPTION                                                                                                                                                                                                                                                                                           |  |  |
| NAME                                                                     | RHA | RGE | DA  | PW  | (,,        |                                                                                                                                                                                                                                                                                                       |  |  |
| P1.3/TA1.2/UCB0STE/<br>A3/CD3                                            | 8   | 4   | 12  | 8   | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5 TA1 CCR2 capture: CCl2A input, compare: Out2 Slave transmit enable – eUSCI_B0 SPI mode Analog input A3 – ADC (not available on devices without ADC) Comparator_D input CD3                                                    |  |  |
| P1.4/TB0.1/UCA0STE/<br>A4/CD4                                            | 9   | 5   | 13  | 9   | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5 TB0 CCR1 capture: CCI1A input, compare: Out1 Slave transmit enable – eUSCI_A0 SPI mode Analog input A4 – ADC (not available on devices without ADC) Comparator_D input CD4                                                    |  |  |
| P1.5/TB0.2/UCA0CLK/<br>A5/CD5                                            | 10  | 6   | 14  | 10  | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5 TB0 CCR2 capture: CCI2A input, compare: Out2 Clock signal input – eUSCI_A0 SPI slave mode, Clock signal output – eUSCI_A0 SPI master mode Analog input A5 – ADC (not available on devices without ADC) Comparator_D input CD5 |  |  |
| PJ.0/TDO/TB0OUTH/<br>SMCLK/CD6 <sup>(2)</sup>                            | 11  | 7   | 15  | 11  | I/O        | General-purpose digital I/O Test data output port Switch all PWM outputs high impedance input – TB0 SMCLK output Comparator_D input CD6                                                                                                                                                               |  |  |
| PJ.1/TDI/TCLK/TB1OUTH/<br>MCLK/CD7 <sup>(2)</sup>                        | 12  | 8   | 16  | 12  | I/O        | General-purpose digital I/O Test data input or test clock input Switch all PWM outputs high impedance input – TB1 (not available on devices without TB1) MCLK output Comparator_D input CD7                                                                                                           |  |  |
| PJ.2/TMS/TB2OUTH/<br>ACLK/CD8 <sup>(2)</sup> PJ.3/TCK/CD9 <sup>(2)</sup> | 13  | 9   | 17  | 13  | 1/0        | General-purpose digital I/O Test mode select Switch all PWM outputs high impedance input – TB2 (not available on devices without TB2) ACLK output Comparator_D input CD8 General-purpose digital I/O Test clock                                                                                       |  |  |
| P4.0/TB2.0                                                               | 15  | N/A | N/A | N/A | I/O        | Comparator_D input CD9  General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)  TB2 CCR0 capture: CCl0B input, compare: Out0 (not available on devices without TB2 or package options DA, PW, RGE)                                        |  |  |
| P4.1                                                                     | 16  | N/A | N/A | N/A | I/O        | General-purpose digital I/O with port interrupt and wake up from LPMx.5                                                                                                                                                                                                                               |  |  |
| P2.5/TB0.0/UCA1TXD/<br>UCA1SIMO                                          | 17  | N/A | 19  | 15  | I/O        | (not available on package options DA, PW, RGE)  General-purpose digital I/O with port interrupt and wake up from LPMx.5  TB0 CCR0 capture: CCI0A input, compare: Out0  Transmit data – eUSCI_A1 UART mode, Slave in, master out – eUSCI_A1 SPI mode (not available on devices without UCSI_A1)        |  |  |

(2) See 节 6.7 for use with JTAG function.



### 表 4-1. Signal Descriptions (continued)

| TERMINAL                                  |     |     |    |     |            | . ,                                                                                                                    |                                                                                                 |
|-------------------------------------------|-----|-----|----|-----|------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| NAME                                      |     | N   | 0. |     | I/O<br>(1) | DESCRIPTION                                                                                                            |                                                                                                 |
| NAME                                      | RHA | RGE | DA | PW  |            |                                                                                                                        |                                                                                                 |
|                                           |     |     |    |     |            | General-purpose digital I/O with port interrupt and wake up from LPMx.5                                                |                                                                                                 |
| P2.6/TB1.0/UCA1RXD/<br>UCA1SOMI           | 18  | N/A | 20 | 16  | I/O        | TB1 CCR0 capture: CCI0A input, compare: Out0 (not available on devices without TB1)                                    |                                                                                                 |
|                                           |     |     |    |     |            | Receive data – eUSCI_A1 UART mode, Slave out, master in – eUSCI_A1 SPI mode (not available on devices without UCSI_A1) |                                                                                                 |
| TEST/SBWTCK (2) (3)                       | 19  | 11  | 21 | 17  | 1          | Test mode pin – enable JTAG pins                                                                                       |                                                                                                 |
|                                           |     |     |    |     |            | Spy-Bi-Wire input clock                                                                                                |                                                                                                 |
| RST/NMI/SBWTDIO (2) (3)                   | 20  | 12  | 22 | 10  | 1/0        | Reset input active low                                                                                                 |                                                                                                 |
| K21/MMI/2BW1DIO (=) (9)                   | 20  | 12  | 22 | 18  | I/O        | Non-maskable interrupt input Spy-Bi-Wire data input/output                                                             |                                                                                                 |
|                                           |     |     |    |     |            | General-purpose digital I/O with port interrupt and wake up from LPMx.5                                                |                                                                                                 |
|                                           |     |     |    |     |            | TB2 CCR0 capture: CCI0A input, compare: Out0 (not available on                                                         |                                                                                                 |
| P2.0/TB2.0/UCA0TXD/                       |     |     |    |     |            | devices without TB2)                                                                                                   |                                                                                                 |
| UCA0SIMO/TB0CLK/ACLK                      | 21  | 13  | 23 | 19  | I/O        | Transmit data – eUSCI_A0 UART mode                                                                                     |                                                                                                 |
| (3)                                       |     |     |    |     |            | Slave in, master out – eUSCI_A0 SPI mode                                                                               |                                                                                                 |
|                                           |     | İ   |    |     |            | TB0 clock input                                                                                                        |                                                                                                 |
|                                           |     |     |    |     |            | ACLK output                                                                                                            |                                                                                                 |
|                                           |     |     |    |     |            | General-purpose digital I/O with port interrupt and wake up from LPMx.5                                                |                                                                                                 |
| D2.4/TD2.4/UCA0DVD/                       |     |     |    |     |            | TB2 CCR1 capture: CCI1A input, compare: Out1 (not available on devices without TB2)                                    |                                                                                                 |
| P2.1/TB2.1/UCA0RXD/<br>UCA0SOMI/TB0.0 (3) | 22  | 14  | 24 | 20  | I/O        | Receive data – eUSCI_A0 UART mode                                                                                      |                                                                                                 |
|                                           |     |     |    |     |            | Slave out, master in – eUSCI_A0 SPI mode                                                                               |                                                                                                 |
|                                           |     |     |    |     |            | TB0 CCR0 capture: CCI0A input, compare: Out0                                                                           |                                                                                                 |
|                                           |     |     |    |     |            | General-purpose digital I/O with port interrupt and wake up from LPMx.5                                                |                                                                                                 |
| P2.2/TB2.2/UCB0CLK/                       |     |     |    |     |            | TB2 CCR2 capture: CCI2A input, compare: Out2 (not available on devices without TB2)                                    |                                                                                                 |
| TB1.0                                     | 23  | 23  | 15 | 25  | 21         | I/O                                                                                                                    | Clock signal input – eUSCI_B0 SPI slave mode,<br>Clock signal output – eUSCI_B0 SPI master mode |
|                                           |     |     |    |     |            | TB1 CCR0 capture: CCI0A input, compare: Out0 (not available on devices without TB1)                                    |                                                                                                 |
|                                           |     |     |    |     |            | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)     |                                                                                                 |
| P3.4/TB1.1/TB2CLK/<br>SMCLK               | 24  | N/A | 26 | N/A | I/O        | TB1 CCR1 capture: CCl1B input, compare: Out1 (not available on devices without TB1)                                    |                                                                                                 |
| Sino Liv                                  |     |     |    |     |            | TB2 clock input (not available on devices without TB2 or package options PW, RGE)                                      |                                                                                                 |
|                                           |     |     |    |     |            | SMCLK output (not available on package options PW, RGE)                                                                |                                                                                                 |
|                                           |     |     |    |     |            | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)     |                                                                                                 |
| P3.5/TB1.2/CDOUT                          | 25  | N/A | 27 | N/A | I/O        | TB1 CCR2 capture: CCI2B input, compare: Out2 (not available on devices without TB1)                                    |                                                                                                 |
|                                           |     |     |    |     |            | Comparator_D output (not available on package options PW, RGE)                                                         |                                                                                                 |
|                                           |     |     |    |     |            | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)     |                                                                                                 |
| P3.6/TB2.1/TB1CLK                         | 26  | N/A | 28 | N/A | I/O        | TB2 CCR1 capture: CCl1B input, compare: Out1 (not available on devices without TB2)                                    |                                                                                                 |
|                                           |     |     |    |     |            | TB1 clock input (not available on devices without TB1 or package options PW, RGE)                                      |                                                                                                 |

See 节 6.6 and 节 6.7 for use with BSL and JTAG functions. (3)



### 表 4-1. Signal Descriptions (continued)

| TERM                           | /INAL |      |            |             |     |                                                                                                                                          |
|--------------------------------|-------|------|------------|-------------|-----|------------------------------------------------------------------------------------------------------------------------------------------|
| NO.                            |       |      | I/O<br>(1) | DESCRIPTION |     |                                                                                                                                          |
| NAME                           | RHA   | RGE  | DA         | PW          |     |                                                                                                                                          |
| P3.7/TB2.2                     | 27    | N/A  | 29         | N/A         | I/O | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)                       |
| T GIT, T BELLE                 |       | 14/7 |            | 1071        | "," | TB2 CCR2 capture: CCl2B input, compare: Out2 (not available on devices without TB2 or package options PW, RGE)                           |
|                                |       |      |            |             |     | General-purpose digital I/O with port interrupt and wake up from LPMx.5                                                                  |
| P1.6/TB1.1/UCB0SIMO/           | 00    | 40   |            | 00          |     | TB1 CCR1 capture: CCI1A input, compare: Out1 (not available on devices without TB1)                                                      |
| UCB0SDA/TA0.0                  | 28    | 16   | 30         | 22          | I/O | Slave in, master out – eUSCI_B0 SPI mode                                                                                                 |
|                                |       |      |            |             |     | I <sup>2</sup> C data – eUSCI_B0 I <sup>2</sup> C mode                                                                                   |
|                                |       |      |            |             |     | TA0 CCR0 capture: CCI0A input, compare: Out0                                                                                             |
|                                |       |      |            |             |     | General-purpose digital I/O with port interrupt and wake up from LPMx.5                                                                  |
| P1.7/TB1.2/UCB0SOMI/           | 20    | 47   | 24         | 22          | 1/0 | TB1 CCR2 capture: CCI2A input, compare: Out2 (not available on devices without TB1)                                                      |
| UCB0SCL/TA1.0                  | 29    | 17   | 31         | 23          | I/O | Slave out, master in – eUSCI_B0 SPI mode                                                                                                 |
|                                |       |      |            |             |     | I <sup>2</sup> C clock – eUSCI_B0 I <sup>2</sup> C mode                                                                                  |
|                                |       |      |            |             |     | TA1 CCR0 capture: CCI0A input, compare: Out0                                                                                             |
| VCORE (4)                      | 30    | 18   | 32         | 24          |     | Regulated core power supply (internal use only, no external current loading)                                                             |
| DVSS                           | 31    | 19   | 33         | 25          |     | Digital ground supply                                                                                                                    |
| DVCC                           | 32    | 20   | 34         | 26          |     | Digital power supply                                                                                                                     |
| P2.7                           | 33    | N/A  | 35         | N/A         | I/O | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options PW, RGE)                       |
|                                |       |      |            |             |     | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options RGE)                           |
| P2.3/TA0.0/UCA1STE/            |       |      |            | 27          | I/O | TA0 CCR0 capture: CCI0B input, compare: Out0 (not available on package options RGE)                                                      |
| A6/CD10                        | 34    | N/A  | 36         |             |     | Slave transmit enable – eUSCI_A1 SPI mode (not available on devices without eUSCI_A1)                                                    |
|                                |       |      |            |             |     | Analog input A6 – ADC (not available on devices without ADC)                                                                             |
|                                |       |      |            |             |     | Comparator_D input CD10 (not available on package options RGE)                                                                           |
|                                |       |      |            |             |     | General-purpose digital I/O with port interrupt and wake up from LPMx.5 (not available on package options RGE)                           |
|                                |       |      |            |             |     | TA1 CCR0 capture: CCI0B input, compare: Out0 (not available on package options RGE)                                                      |
| P2.4/TA1.0/UCA1CLK/<br>A7/CD11 | 35    | N/A  | 37         | 28          | I/O | Clock signal input – eUSCI_A1 SPI slave mode, Clock signal output – eUSCI_A1 SPI master mode (not available on devices without eUSCI_A1) |
|                                |       |      |            |             |     | Analog input A7 – ADC (not available on devices without ADC)                                                                             |
|                                |       |      |            |             |     | Comparator_D input CD11 (not available on package options RGE)                                                                           |
| AVSS                           | 36    | N/A  | 38         | N/A         |     | Analog ground supply                                                                                                                     |
| PJ.4/XIN                       | 37    | 21   | 1          | 1           | I/O | General-purpose digital I/O                                                                                                              |
| PJ.4/AIIN 37 2                 |       | ۷1   | '          | '           | 1,0 | Input terminal for crystal oscillator XT1                                                                                                |
| PJ.5/XOUT                      | 38    | 22   | 2          | 2           | I/O | General-purpose digital I/O Output terminal of crystal oscillator XT1                                                                    |
| AVSS                           | 39    | 23   | 3          | 3           |     | Analog ground supply                                                                                                                     |
| AVCC                           | 40    | 24   | 4          | 4           |     | Analog power supply                                                                                                                      |
| QFN Pad                        | Pad   | Pad  | N/A        | N/A         |     | QFN package pad. Connection to VSS recommended.                                                                                          |

<sup>(4)</sup> VCORE is for internal use only. No external current loading is possible. VCORE should only be connected to the recommended capacitor value, C<sub>VCORE</sub>.



### **Specifications**

#### Absolute Maximum Ratings<sup>(1)</sup> 5.1

over operating free-air temperature range (unless otherwise noted)

|                                                            | MIN         | MAX            | UNIT |
|------------------------------------------------------------|-------------|----------------|------|
| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub>      | -0.3        | 4.1            | ٧    |
| Voltage applied to any pin (excluding VCORE) (2)           | -0.3        | $V_{CC} + 0.3$ | ٧    |
| Diode current at any device pin                            |             | ±2             | mA   |
| Maximum junction temperature, T <sub>J</sub>               |             | 95             | °C   |
| Storage temperatureT <sub>stg</sub> <sup>(3)</sup> (4) (5) | <b>–</b> 55 | 125            | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- All voltages referenced to V<sub>SS</sub>. V<sub>CORE</sub> is for internal device use only. No external DC loading or voltage should be applied.
- Data retention on FRAM cannot be ensured when exceeding the specified maximum storage temperature, T<sub>stg</sub>.

  For soldering during board manufacturing, it is required to follow the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.
- Programming of devices with user application code should only be performed after reflow or hand soldering. Factory programmed information, such as calibration values, are designed to withstand the temperatures reached in the current JEDEC J-STD-020 specification.

#### 5.2 **ESD Ratings**

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| \/                 | Floatroatatia diaabaraa | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance.
- JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance.

#### **Recommended Operating Conditions** 5.3

Typical values are specified at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                                          |                                                             |                                                                                          | MIN | NOM | MAX | UNIT |
|------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>CC</sub>                          | Supply voltage during program execution and FRAM prog       | ramming (AVCC = DVCC) (1)                                                                | 2.0 |     | 3.6 | V    |
| V <sub>SS</sub>                          | Supply voltage (AVSS = DVSS)                                |                                                                                          |     | 0   |     | V    |
| T <sub>A</sub>                           | Operating free-air temperature                              |                                                                                          | -40 |     | 85  | °C   |
| $T_{J}$                                  | Operating junction temperature                              |                                                                                          | -40 |     | 85  | ů    |
| C <sub>VCORE</sub>                       | Required capacitor at VCORE <sup>(2)</sup>                  |                                                                                          |     | 470 |     | nF   |
| C <sub>VCC</sub> /<br>C <sub>VCORE</sub> | Capacitor ratio of VCC to VCORE                             |                                                                                          | 10  |     |     | l    |
| f <sub>SYSTEM</sub>                      | Processor frequency (maximum MCLK frequency) <sup>(3)</sup> | No FRAM wait states <sup>(4)</sup> , $2 \text{ V} \leq \text{V}_{CC} \leq 3.6 \text{ V}$ | 0   |     | 8.0 | MHz  |

TI recommends powering AVCC and DVCC from the same source. A maximum difference of 0.3 V between AVCC and DVCC can be tolerated during power up and operation.

A capacitor tolerance of ±20% or better is required.

Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.

When using manual wait state control, see the MSP430FR57xx Family User's Guide for recommended settings for common system frequencies.



### 5.4 Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current

over recommended operating free-air temperature (unless otherwise noted)(1) (2) (3)

|                               |                              |                 |      | F    | requency (f <sub>M</sub> | CLK = f <sub>SMCLK</sub> | )     |      |      |
|-------------------------------|------------------------------|-----------------|------|------|--------------------------|--------------------------|-------|------|------|
| PARAMETER                     | EXECUTION MEMORY             | V <sub>cc</sub> | 1 Mi | -lz  | 4 MHz                    |                          | 8 MHz |      | UNIT |
|                               |                              |                 | TYP  | MAX  | TYP                      | MAX                      | TYP   | MAX  |      |
| I <sub>AM, FRAM_UNI</sub> (4) | FRAM                         | 3 V             | 0.27 |      | 0.58                     |                          | 1.0   |      | mA   |
| I <sub>AM,0%</sub> (5)        | FRAM<br>0% cache hit ratio   | 3 V             | 0.42 | 0.73 | 1.2                      | 1.6                      | 2.2   | 2.8  | mA   |
| I <sub>AM,50%</sub> (5) (6)   | FRAM<br>50% cache hit ratio  | 3 V             | 0.31 |      | 0.73                     |                          | 1.3   |      | mA   |
| I <sub>AM,66%</sub> (5) (6)   | FRAM<br>66% cache hit ratio  | 3 V             | 0.27 |      | 0.58                     |                          | 1.0   |      | mA   |
| I <sub>AM,75%</sub> (5) (6)   | FRAM<br>75% cache hit ratio  | 3 V             | 0.25 |      | 0.5                      |                          | 0.82  |      | mA   |
| I <sub>AM,100%</sub> (5) (6)  | FRAM<br>100% cache hit ratio | 3 V             | 0.2  | 0.43 | 0.3                      | 0.55                     | 0.42  | 0.8  | mA   |
| I <sub>AM, RAM</sub> (6) (7)  | RAM                          | 3 V             | 0.2  | 0.4  | 0.35                     | 0.55                     | 0.55  | 0.75 | mA   |

- All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.
- (2) The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance are chosen to closely match the required 9 pF.
- (3) Characterized with program executing typical data processing.
- (4) Program and data reside entirely in FRAM. No wait states enabled. DCORSEL = 0, DCOFSELx = 3 (fDCO = 8 MHz). MCLK = SMCLK.
- (5) Program resides in FRAM. Data resides in SRAM. Average current dissipation varies with cache hit-to-miss ratio as specified. Cache hit ratio represents number cache accesses divided by the total number of FRAM accesses. For example, a 25% ratio implies one of every four accesses is from cache, the remaining are FRAM accesses. For 1, 4, and 8 MHz, DCORSEL = 0, DCOFSELx = 3 (f<sub>DCO</sub> = 8 MHz). MCLK = SMCLK. No wait states enabled.
- (6) See \$\infty\$ 5-1 for typical curves. Each characteristic equation shown in the graph is computed using the least squares method for best linear fit using the typical data shown in .
  - $f_{ACLK}$  = 32786 Hz,  $f_{MCLK}$  =  $f_{SMCLK}$  at specified frequency. No peripherals active.
  - XTS = CPUOFF = SCG0 = SCG1 = OSCOFF= SMCLKOFF = 0.
- (7) All execution is from RAM.
  - For 1, 4, and 8 MHz, DCORSEL = 0, DCOFSELx = 3 (f<sub>DCO</sub> = 8 MHz). MCLK = SMCLK.



图 5-1. Typical Active Mode Supply Currents, No Wait States



#### 5.5 Low-Power Mode Supply Currents (Into V<sub>CC</sub>) Excluding External Current

|                         | DADAMETED                                                    | V               | -40 | °C  | 25°  | ,C   | 60   | ,C  | 85°  | C    | UNIT |
|-------------------------|--------------------------------------------------------------|-----------------|-----|-----|------|------|------|-----|------|------|------|
|                         | PARAMETER                                                    | V <sub>CC</sub> | TYP | MAX | TYP  | MAX  | TYP  | MAX | TYP  | MAX  | UNII |
| I <sub>LPM0,1MHz</sub>  | Low-power mode 0 (3) (4)                                     | 2 V,<br>3 V     | 166 |     | 175  |      | 190  |     | 225  |      | μΑ   |
| LPM0,8MHz               | Low-power mode 0 (5) (4)                                     | 2 V,<br>3 V     | 170 |     | 177  | 244  | 195  |     | 225  | 360  | μΑ   |
| LPM0,24MHz              | Low-power mode 0 <sup>(6)</sup> (4)                          | 2 V,<br>3 V     | 274 |     | 285  | 340  | 315  |     | 340  | 455  | μΑ   |
| I <sub>LPM2</sub>       | Low-power mode 2 <sup>(7)</sup> <sup>(8)</sup>               | 2 V,<br>3 V     | 56  |     | 61   | 80   | 75   |     | 110  | 210  | μΑ   |
| I <sub>LPM3,XT1LF</sub> | Low-power mode 3, crystal mode <sup>(9)</sup> (8)            | 2 V,<br>3 V     | 3.4 |     | 6.4  | 15   | 18   |     | 48   | 150  | μΑ   |
| I <sub>LPM3,VLO</sub>   | Low-power mode 3,<br>VLO mode <sup>(10)</sup> <sup>(8)</sup> | 2 V,<br>3 V     | 3.3 |     | 6.3  | 15   | 18   |     | 48   | 150  | μΑ   |
| I <sub>LPM4</sub>       | Low-power mode 4 (11) (8)                                    | 2 V,<br>3 V     | 2.9 |     | 5.9  | 15   | 18   |     | 48   | 150  | μΑ   |
| I <sub>LPM3.5</sub>     | Low-power mode 3.5 <sup>(12)</sup>                           | 2 V,<br>3 V     | 1.3 |     | 1.5  | 2.2  | 1.9  |     | 2.8  | 5.0  | μΑ   |
| I <sub>LPM4.5</sub>     | Low-power mode 4.5 <sup>(13)</sup>                           | 2 V,<br>3 V     | 0.3 |     | 0.32 | 0.66 | 0.38 |     | 0.57 | 2.55 | μΑ   |

- (1) All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.
- The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance are chosen to closely match the required 9 pF.
- (3) Current for watchdog timer clocked by SMCLK included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 0, SCG1 = 0, OSCOFF = 0 (LPM0), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = 1 MHz. DCORSEL = 0, DCOFSELx =  $3 (f_{DCO} = 8 MHz)$
- Current for brownout, high-side supervisor (SVS<sub>H</sub>), and low-side supervisor (SVS<sub>L</sub>) included.
- (5) Current for watchdog timer clocked by SMCLK included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0).  $\mathsf{CPUOFF} = 1, \, \mathsf{SCG0} = 0, \, \mathsf{SCG1} = 0, \, \mathsf{OSCOFF} = 0 \, \, (\mathsf{LPM0}), \, \mathsf{f}_{\mathsf{ACLK}} = 32768 \, \, \mathsf{Hz}, \, \mathsf{f}_{\mathsf{MCLK}} = 0 \, \, \mathsf{MHz}, \, \mathsf{f}_{\mathsf{SMCLK}} = 8 \, \, \mathsf{MHz}. \, \, \mathsf{DCORSEL} = 0, \, \mathsf{MCLK} = 0 \, \, \mathsf{M$ DCOFSELx =  $3 (f_{DCO} = 8 MHz)$
- (6) Current for watchdog timer clocked by SMCLK included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 0, SCG1 = 0, OSCOFF = 0 (LPM0), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = 24 MHz. DCORSEL = 1, DCOFSELx =  $3 (f_{DCO} = 24 \text{ MHz})$
- (7) Current for watchdog timer (clocked by ACLK) and RTC (clocked by XT1 LF mode) included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0). $\mathsf{CPUOFF} = 1, \, \mathsf{SCG0} = 0, \, \mathsf{SCG1} = 1, \, \mathsf{OSCOFF} = 0 \, \\ \mathsf{(LPM2)}, \, \mathsf{f}_{\mathsf{ACLK}} = 32768 \, \\ \mathsf{Hz}, \, \mathsf{f}_{\mathsf{MCLK}} = 0 \, \\ \mathsf{MHz}, \, \mathsf{f}_{\mathsf{SMCLK}} = \mathsf{f}_{\mathsf{DCO}} = 0 \, \\ \mathsf{MHz}, \, \mathsf{DCORSEL} = 0, \, \mathsf{MCCMSL} 
- DCOFSELx = 3, DCO bias generator enabled. (8) Current for brownout and high-side supervisor (SVS<sub>H</sub>) included. Low-side supervisor (SVS<sub>I</sub>) disabled.
- (9) Current for watchdog timer (clocked by ACLK) and RTC (clocked by XT1 LF mode) included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0).
- $\mathsf{CPUOFF} = \mathsf{1}, \, \mathsf{SCG0} = \mathsf{1}, \, \mathsf{SCG1} = \mathsf{1}, \, \mathsf{OSCOFF} = \mathsf{0} \, \, \mathsf{(LPM3)}, \, \mathsf{f}_{\mathsf{ACLK}} = \mathsf{32768} \, \, \mathsf{Hz}, \, \mathsf{f}_{\mathsf{MCLK}} = \mathsf{f}_{\mathsf{DMCLK}} = \mathsf{f}_{\mathsf{DCO}} = \mathsf{0} \, \, \mathsf{MHz}$ (10) Current for watchdog timer (clocked by ACLK) included. ACLK = VLO.
- CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3),  $f_{ACLK} = f_{VLO}$ ,  $f_{MCLK} = f_{SMCLK} = f_{DCO} = 0$  MHz (11) CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1 (LPM4),  $f_{DCO} = f_{ACLK} = f_{MCLK} = f_{SMCLK} = 0$  MHz (12) Internal regulator disabled. No data retention. RTC active clocked by XT1 LF mode.
- CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1, PMMREGOFF = 1 (LPM3.5), f<sub>DCO</sub> = f<sub>ACLK</sub> = f<sub>MCLK</sub> = f<sub>SMCLK</sub> = 0 MHz
- (13) Internal regulator disabled. No data retention.
  - $CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1, PMMREGOFF = 1 \\ (LPM4.5), \\ f_{DCO} = f_{ACLK} = f_{MCLK} = f_{SMCLK} = 0 \\ MHz = f_{MCLK} =$



#### 5.6 Thermal Resistance Characteristics

|                              | PARAMETER                                                        | PACKAGE                    | VALUE <sup>(1)</sup>                                                                     | UNIT |
|------------------------------|------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------|------|
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air <sup>(2)</sup> |                            | 78.8                                                                                     | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (3)                    |                            | 19.4                                                                                     | °C/W |
| $\theta_{\sf JB}$            | Junction-to-board thermal resistance (4)                         | TCCOD 04 (DW)              | 36.7                                                                                     | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter             | TSSOP-24 (PW)              | 36.2                                                                                     | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter               |                            | 0.5                                                                                      | °C/W |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (5)                 |                            | N/A                                                                                      | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air <sup>(2)</sup> |                            | 42.1                                                                                     | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (3)                    |                            | 38.8                                                                                     | °C/W |
| $\theta_{\sf JB}$            | Junction-to-board thermal resistance (4)                         | OFN 04 (DOF)               | 18.1                                                                                     | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter             | QFN-24 (RGE)               | 18.0                                                                                     | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter               | QFN-24 (RGE)  SOIC-38 (DA) | 0.6                                                                                      | °C/W |
| $\theta$ JC(BOTTOM)          | Junction-to-case (bottom) thermal resistance (5)                 |                            | 2.8                                                                                      | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air <sup>(2)</sup> |                            | 74.5                                                                                     | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (3)                    |                            | 22.0                                                                                     | °C/W |
| $\theta_{\sf JB}$            | Junction-to-board thermal resistance (4)                         | 0010.00 (DA)               | 40.7                                                                                     | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter             | SOIC-38 (DA)               | 40.3                                                                                     | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter               |                            | 0.9                                                                                      | °C/W |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (5)                 |                            | N/A                                                                                      | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air <sup>(2)</sup> |                            | 37.8                                                                                     | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (3)                    |                            | 27.4                                                                                     | °C/W |
| $\theta_{\sf JB}$            | Junction-to-board thermal resistance <sup>(4)</sup>              | OFN 40 (DUA)               | 12.6                                                                                     | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter             | QFN-40 (RHA)               | 12.6                                                                                     | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter               |                            | 0.4                                                                                      | °C/W |
| $\theta$ JC(BOTTOM)          | Junction-to-case (bottom) thermal resistance (5)                 |                            | 36.2 0.5 N/A 42.1 38.8 18.1 18.0 0.6 2.8 74.5 22.0 40.7 40.3 0.9 N/A 37.8 27.4 12.6 12.6 | °C/W |

<sup>(1)</sup> N/A = Not applicable

<sup>(2)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

<sup>(3)</sup> The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(4)</sup> The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

<sup>(5)</sup> The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



# 5.7 Schmitt-Trigger Inputs – General-Purpose I/O (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.1, PJ.0 to PJ.5, RST/NMI)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST CONDITIONS                                                  | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|-------------------|-----------------------------------------------------------------|------------------------------------------------------------------|-----------------|------|-----|------|------|
| \/                | Desitive going input threshold voltage                          |                                                                  | 2 V             | 0.80 |     | 1.40 | V    |
| V <sub>IT+</sub>  | Positive-going input threshold voltage                          |                                                                  | 3 V             | 1.50 |     | 2.10 | V    |
| \/                | Negative going input threshold voltage                          |                                                                  | 2 V             | 0.45 |     | 1.10 | V    |
| V <sub>IT</sub>   | Negative-going input threshold voltage                          |                                                                  | 3 V             | 0.75 |     | 1.65 | V    |
| \/                | Input valtage hyptoresis (V V V                                 |                                                                  | 2 V             | 0.25 |     | 8.0  | V    |
| $V_{hys}$         | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                  | 3 V             | 0.30 |     | 1.0  | V    |
| R <sub>Pull</sub> | Pullup or pulldown resistor                                     | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$ |                 | 20   | 35  | 50   | kΩ   |
| $C_{l}$           | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                    |                 |      | 5   |      | pF   |

# 5.8 Inputs – Ports P1 and P2 (1) (P1.0 to P1.7, P2.0 to P2.7)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                     | TEST CONDITIONS                                       | V <sub>CC</sub> | MIN | MAX | UNIT |
|--------------------|-------------------------------|-------------------------------------------------------|-----------------|-----|-----|------|
| t <sub>(int)</sub> | External interrupt timing (2) | External trigger pulse duration to set interrupt flag | 2 V, 3 V        | 20  |     | ns   |

<sup>(1)</sup> Some devices may contain additional ports with interrupts. See the block diagram and terminal function descriptions.

# 5.9 Leakage Current – General-Purpose I/O (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.1, PJ.0 to PJ.5, RST/NMI)

|                        | PARAMETER                      | TEST CONDITIONS | V <sub>CC</sub> | MIN | MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|-----|-----|------|
| I <sub>lkg(Px.x)</sub> | High-impedance leakage current | (1) (2)         | 2 V, 3 V        | -50 | 50  | nA   |

<sup>(1)</sup> The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pin(s), unless otherwise noted.

<sup>(2)</sup> An external signal sets the interrupt flag every time the minimum interrupt pulse duration t<sub>(int)</sub> is met. It may be set by trigger signals shorter than t<sub>(int)</sub>.

<sup>(2)</sup> The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled.



## 5.10 Outputs – General-Purpose I/O (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.1, PJ.0 to PJ.5)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                 | TEST CONDITIONS                            | V <sub>CC</sub> | MIN                    | MAX                    | UNIT |
|-----------------|---------------------------|--------------------------------------------|-----------------|------------------------|------------------------|------|
|                 |                           | $I_{(OHmax)} = -1 \text{ mA}^{(1)}$        | 2 V             | V <sub>CC</sub> - 0.25 | $V_{CC}$               |      |
| W               | High level output voltage | $I_{(OHmax)} = -3 \text{ mA}^{(2)}$        | 2 V             | $V_{CC} - 0.60$        | $V_{CC}$               | V    |
| V <sub>OH</sub> | High-level output voltage | $I_{(OHmax)} = -2 \text{ mA}^{(1)}$        | 3 V             | V <sub>CC</sub> - 0.25 | $V^{CC}$               | V    |
|                 |                           | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$        | 3 V             | V <sub>CC</sub> - 0.60 | $V_{CC}$               |      |
|                 |                           | $I_{(OLmax)} = 1 \text{ mA}^{(1)}$         | 2 V             | V <sub>SS</sub>        | $V_{SS} + 0.25$        |      |
| .,              |                           | I <sub>(OLmax)</sub> = 3 mA <sup>(2)</sup> | 2 V             | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |
| V <sub>OL</sub> | Low-level output voltage  | $I_{(OLmax)} = 2 \text{ mA}^{(1)}$         | 3 V             | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |
|                 |                           | I <sub>(OLmax)</sub> = 6 mA <sup>(2)</sup> | υV              | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined, should not exceed ±48 mA to hold the maximum voltage drop specified.

# 5.11 Output Frequency – General-Purpose I/O (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.1, PJ.0 to PJ.5)

|           | PARAMETER              | TEST CONDITIONS                                      | V <sub>CC</sub> | MIN | MAX | UNIT  |
|-----------|------------------------|------------------------------------------------------|-----------------|-----|-----|-------|
|           | Port output frequency  | Px.y (1) (2)                                         | 2 V             |     | 16  | MHz   |
| ТРх.у     | (with load)            | Px.y · / · /                                         | 3 V             |     | 24  | IVITZ |
|           | Clock output from one  | ACLK, SMCLK, or MCLK at configured output port,      | 2 V             |     | 16  | MHz   |
| TPort_CLK | Clock output frequency | C <sub>L</sub> = 20 pF, no DC loading <sup>(2)</sup> | 3 V             |     | 24  | IVI⊓Z |

<sup>(1)</sup> A resistive divider with  $2 \times 1.6 \text{ k}\Omega$  between  $V_{CC}$  and  $V_{SS}$  is used as load. The output is connected to the center tap of the divider.  $C_L = 20 \text{ pF}$  is connected from the output to  $V_{SS}$ .

<sup>(2)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined, should not exceed ±100 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.



### 5.12 Typical Characteristics – Outputs

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)



 $V_{CC} = 2.0 \text{ V}$ Measured at Px.y

图 5-2. Typical Low-Level Output Current vs Low-Level Output Voltage



图 5-3. Typical Low-Level Output Current vs Low-Level Output Voltage

20





 $V_{CC} = 2.0 \text{ V}$  Measured at Px.y

图 5-4. Typical High-Level Output Current vs High-Level Output Voltage



V<sub>CC</sub> = 3.0 V Measured at Px.y

图 5-5. Typical High-Level Output Current vs High-Level Output Voltage



### 5.13 Crystal Oscillator, XT1, Low-Frequency (LF) Mode (1)

|                        | PARAMETER                                                                    | TEST CONDITIONS                                                                                                                                                                              | V <sub>cc</sub> | MIN | TYP    | MAX   | UNIT |
|------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-------|------|
|                        |                                                                              | $\begin{split} f_{OSC} &= 32768 \text{ Hz, XTS} = 0, \\ \text{XT1BYPASS} &= 0, \text{XT1DRIVE} = \{1\}, \\ C_{L,eff} &= 9 \text{ pF, T}_A = 25^{\circ}\text{C}, \end{split}$                 | 3 V             |     | 60     |       |      |
| Δl <sub>VCC.LF</sub>   | Additional current consumption<br>XT1 LF mode from lowest drive<br>setting   | $\begin{split} &f_{OSC} = 32768 \text{ Hz, XTS} = 0, \\ &\text{XT1BYPASS} = 0, \text{XT1DRIVE} = \{2\}, \\ &T_{A} = 25^{\circ}\text{C, C}_{L,\text{eff}} = 9 \text{ pF} \end{split}$         | 3 V             |     | 90     |       | nA   |
|                        |                                                                              | $\begin{split} &f_{OSC} = 32768 \; \text{Hz, XTS} = 0, \\ &\text{XT1BYPASS} = 0, \; \text{XT1DRIVE} = \{3\}, \\ &T_{A} = 25^{\circ}\text{C, C}_{L,\text{eff}} = 12 \; \text{pF} \end{split}$ | 3 V             |     | 140    |       |      |
| f <sub>XT1,LF0</sub>   | XT1 oscillator crystal frequency, LF mode                                    | XTS = 0, XT1BYPASS = 0                                                                                                                                                                       |                 |     | 32768  |       | Hz   |
| f <sub>XT1,LF,SW</sub> | XT1 oscillator logic-level square-<br>wave input frequency, LF mode          | XTS = 0, XT1BYPASS = 1 (2) (3)                                                                                                                                                               |                 | 10  | 32.768 | 50    | kHz  |
| 0.4                    | Oscillation allowance for                                                    | $\begin{split} &\text{XTS} = 0,\\ &\text{XT1BYPASS} = 0, \text{XT1DRIVE} = \{0\},\\ &\text{f}_{\text{XT1,LF}} = 32768 \text{ Hz}, \text{C}_{\text{L,eff}} = 6 \text{ pF} \end{split}$        |                 |     | 210    |       | kΩ   |
| OA <sub>LF</sub>       | LF crystals <sup>(4)</sup>                                                   | XTS = 0,<br>$XT1BYPASS = 0, XT1DRIVE = \{3\},$<br>$f_{XT1,LF} = 32768 \text{ Hz}, C_{L,eff} = 12 \text{ pF}$                                                                                 |                 |     | 300    |       | K22  |
|                        | Duty cycle, LF mode                                                          | XTS = 0, Measured at ACLK,<br>$f_{XT1,LF}$ = 32768 Hz                                                                                                                                        |                 | 30% |        | 70%   |      |
| f <sub>Fault,LF</sub>  | Oscillator fault frequency, LF mode (5)                                      | XTS = 0 <sup>(6)</sup>                                                                                                                                                                       |                 | 10  |        | 10000 | Hz   |
|                        | Start-up time, LF mode <sup>(7)</sup>                                        | $f_{OSC} = 32768 \text{ Hz}, \text{ XTS} = 0, \\ \text{XT1BYPASS} = 0, \text{ XT1DRIVE} = \{0\}, \\ \text{T}_{A} = 25^{\circ}\text{C}, \text{ C}_{L,\text{eff}} = 6 \text{ pF}$              | 3 V             |     | 1000   |       | ma   |
| t <sub>START,L</sub> F | State-up time, LF mode V                                                     | $\begin{split} &f_{OSC}=32768~Hz,~XTS=0,\\ &XT1BYPASS=0,~XT1DRIVE=\{3\},\\ &T_A=25^{\circ}C,~C_{L,eff}=12~pF \end{split}$                                                                    | 3 V             |     | 1000   |       | ms   |
| $C_{L,eff}$            | Integrated effective load capacitance, LF mode <sup>(8)</sup> <sup>(9)</sup> | XTS = 0                                                                                                                                                                                      |                 |     | 1      |       | pF   |

- (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.
  - Keep the trace between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator XIN and XOUT pins.
  - If conformal coating is used, make sure that it does not induce capacitive or resistive leakage between the oscillator pins.
- When XT1BYPASS is set, XT1 circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet.
- Maximum frequency of operation of the entire device cannot be exceeded.
- Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the XT1DRIVE settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:

  - For XT1DRIVE =  $\{0\}$ ,  $C_{L,eff} \le 6$  pF. For XT1DRIVE =  $\{1\}$ , 6 pF  $\le C_{L,eff} \le 9$  pF.
  - For XT1DRIVE =  $\{2\}$ , 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  10 pF.
  - For XT1DRIVE =  $\{3\}$ , 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  12 pF.
- Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- Measured with logic-level input frequency but also applies to operation with crystals.
- Includes start-up counter of 4096 clock cycles. (7)
- Requires external capacitors at both terminals.
- Values are specified by crystal manufacturers. Include parasitic bond and package capacitance (approximately 2 pF per pin). Recommended values supported are 6 pF, 9 pF, and 12 pF. Maximum shunt capacitance of 1.6 pF.



### 5.14 Crystal Oscillator, XT1, High-Frequency (HF) Mode (1)

|                        | PARAMETER                                                           | TEST CONDITIONS                                                                                                                                                                                                                    | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
|                        |                                                                     | $ \begin{aligned} &f_{OSC} = 4 \text{ MHz}, \\ &XTS = 1, XOSCOFF = 0, \\ &XT1BYPASS = 0, XT1DRIVE = \{0\}, \\ &T_A = 25^{\circ}C, C_{L,eff} = 16 \text{ pF} \end{aligned} $                                                        |                 |     | 175 |     |      |
|                        | XT1 oscillator crystal current HF                                   | $\begin{split} f_{OSC} &= 8 \text{ MHz}, \\ \text{XTS} &= 1, \text{ XOSCOFF} = 0, \\ \text{XT1BYPASS} &= 0, \text{ XT1DRIVE} = \{1\}, \\ \text{T}_{A} &= 25^{\circ}\text{C}, \text{ C}_{L,\text{eff}} = 16 \text{ pF} \end{split}$ | 3 V             |     | 300 |     | μA   |
| I <sub>VCC,HF</sub>    | mode                                                                | $\begin{split} f_{OSC} &= 16 \text{ MHz}, \\ \text{XTS} &= 1, \text{ XOSCOFF} = 0, \\ \text{XT1BYPASS} &= 0, \text{ XT1DRIVE} = \{2\}, \\ T_A &= 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 16 \text{ pF} \end{split}$              | 3 V             |     | 350 |     | μΑ   |
|                        |                                                                     | $ \begin{aligned} &f_{OSC} = 24 \text{ MHz}, \\ &\text{XTS} = 1, \text{ XOSCOFF} = 0, \\ &\text{XT1BYPASS} = 0, \text{ XT1DRIVE} = \{3\}, \\ &T_A = 25^{\circ}\text{C},  C_{\text{L,eff}} = 16 \text{ pF} \end{aligned} $          |                 |     | 550 |     |      |
| f <sub>XT1,HF0</sub>   | XT1 oscillator crystal frequency, HF mode 0                         | XTS = 1,<br>$XT1BYPASS = 0$ , $XT1DRIVE = {0}$ (2)                                                                                                                                                                                 |                 | 4   |     | 6   | MHz  |
| f <sub>XT1,HF1</sub>   | XT1 oscillator crystal frequency,<br>HF mode 1                      | XTS = 1,<br>XT1BYPASS = 0, XT1DRIVE = {1} (2)                                                                                                                                                                                      |                 | 6   |     | 10  | MHz  |
| f <sub>XT1,HF2</sub>   | XT1 oscillator crystal frequency,<br>HF mode 2                      | XTS = 1,<br>XT1BYPASS = 0, XT1DRIVE = {2} (2)                                                                                                                                                                                      |                 | 10  |     | 16  | MHz  |
| f <sub>XT1,HF3</sub>   | XT1 oscillator crystal frequency, HF mode 3                         | XTS = 1,<br>XT1BYPASS = 0, XT1DRIVE = {3} (2)                                                                                                                                                                                      |                 | 16  |     | 24  | MHz  |
| f <sub>XT1,HF,SW</sub> | XT1 oscillator logic-level square-<br>wave input frequency, HF mode | XTS = 1,<br>XT1BYPASS = 1 (3) (2)                                                                                                                                                                                                  |                 | 1   |     | 24  | MHz  |
|                        |                                                                     | $ \begin{array}{l} {\sf XTS=1,} \\ {\sf XT1BYPASS=0, XT1DRIVE=\{0\},} \\ {\sf f_{XT1,HF}=4 \ MHz, C_{L,eff}=16 \ pF} \end{array} $                                                                                                 |                 |     | 450 |     |      |
| OA <sub>HF</sub>       | Oscillation allowance for                                           | $ \begin{split} XTS &= 1, \\ XT1BYPASS &= 0, XT1DRIVE = \{1\}, \\ f_{XT1,HF} &= 8 \text{ MHz, } C_{L,eff} = 16 \text{ pF} \end{split} $                                                                                            |                 |     | 320 |     | Ω    |
| OAH                    | HF crystals <sup>(4)</sup>                                          | $ \begin{array}{l} XTS = 1, \\ XT1BYPASS = 0, \ XT1DRIVE = \{2\}, \\ f_{XT1,HF} = 16 \ MHz, \ C_{L,eff} = 16 \ pF \end{array} $                                                                                                    |                 |     | 200 |     | 12   |
|                        |                                                                     | $ \begin{split} &\text{XTS} = 1, \\ &\text{XT1BYPASS} = 0,  \text{XT1DRIVE} = \{3\}, \\ &f_{\text{XT1,HF}} = 24  \text{MHz},  C_{\text{L,eff}} = 16  \text{pF} \end{split} $                                                       |                 |     | 200 |     |      |
|                        | Start up time. HE mode. (5)                                         | $ \begin{cases} f_{OSC} = 4 \text{ MHz, XTS} = 1, \\ \text{XT1BYPASS} = 0, \text{XT1DRIVE} = \{0\}, \\ T_{A} = 25^{\circ}\text{C, C}_{L,\text{eff}} = 16 \text{ pF} \end{cases} $                                                  | 2.1/            |     | 8   |     | ma   |
| t <sub>START,HF</sub>  | Start-up time, HF mode (5)                                          | $f_{OSC} = 24 \text{ MHz}, \text{ XTS} = 1, \\ \text{XT1BYPASS} = 0, \text{XT1DRIVE} = \{3\}, \\ T_A = 25^{\circ}\text{C}, C_{L,eff} = 16 \text{ pF}$                                                                              | 3 V             |     | 2   |     | ms   |

- (1) To improve EMI on the XT1 oscillator the following guidelines should be observed.
  - Keep the traces between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - · Use assembly materials and processes that avoid any parasitic load on the oscillator XIN and XOUT pins.
  - If conformal coating is used, make sure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) Maximum frequency of operation of the entire device cannot be exceeded.
- (3) When XT1BYPASS is set, XT1 circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet.
- 4) Oscillation allowance is based on a safety factor of 5 for recommended crystals.
- (5) Includes start-up counter of 4096 clock cycles.



### Crystal Oscillator, XT1, High-Frequency (HF) Mode (1) (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                     | TEST CONDITIONS                                      | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------------------|------------------------------------------------------|-----------------|-----|-----|-----|------|
| $C_{L,eff}$           | Integrated effective load capacitance (6) (7) | XTS = 1                                              |                 |     | 1   |     | pF   |
|                       | Duty cycle, HF mode                           | XTS = 1, Measured at ACLK,<br>$f_{XT1,HF2}$ = 24 MHz |                 | 40% | 50% | 60% |      |
| f <sub>Fault,HF</sub> | Oscillator fault frequency, HF mode (8)       | XTS = 1 <sup>(9)</sup>                               |                 | 145 |     | 900 | kHz  |

- Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (7) Requires external capacitors at both terminals. Values are specified by crystal manufacturers. Recommended values supported are 14 pF, 16 pF, and 18 pF. Maximum shunt capacitance of 7 pF.
- Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (9) Measured with logic-level input frequency but also applies to operation with crystals.

### 5.15 Internal Very-Low-Power Low-Frequency Oscillator (VLO)

|                                     | PARAMETER                          | TEST CONDITIONS      | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------|----------------------|-----------------|-----|-----|-----|------|
| $f_{VLO}$                           | VLO frequency                      | Measured at ACLK     | 2 V to 3.6 V    | 5   | 8.3 | 13  | kHz  |
| $df_{VLO}/d_{T}$                    | VLO frequency temperature drift    | Measured at ACLK (1) | 2 V to 3.6 V    |     | 0.5 |     | %/°C |
| df <sub>VLO</sub> /dV <sub>CC</sub> | VLO frequency supply voltage drift | Measured at ACLK (2) | 2 V to 3.6 V    |     | 4   |     | %/V  |
| $f_{VLO,DC}$                        | Duty cycle                         | Measured at ACLK     | 2 V to 3.6 V    | 40% | 50% | 60% |      |

- (1) Calculated using the box method: (MAX(-40°C to 85°C) MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C (-40°C))
- Calculated using the box method: (MAX(2.0 V to 3.6 V) MIN(2.0 V to 3.6 V)) / MIN(2.0 V to 3.6 V) / (3.6 V 2 V)



### 5.16 DCO Frequencies

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                               | PARAMETER                   | TEST CONDITIONS                                                           | V <sub>CC</sub><br>T <sub>A</sub> | MIN | TYP  | MAX   | UNIT    |     |
|-----------------------------------------------|-----------------------------|---------------------------------------------------------------------------|-----------------------------------|-----|------|-------|---------|-----|
| f <sub>DCOLO</sub> DCO frequency low, trimmed |                             | Measured at ACLK,                                                         | 2 V to 3.6 V<br>-40°C to 85°C     |     | 5.37 | ±3.5% | MHz     |     |
| f <sub>DCO,LO</sub>                           | DCO frequency low, trimined | DCORSEL = 0                                                               | 2 V to 3.6 V<br>0°C to 50°C       |     | 5.37 | ±2.0% | IVIITZ  |     |
| £                                             | DCO fraguancy mid trimmed   | Measured at ACLK,                                                         | 2 V to 3.6 V<br>-40°C to 85°C     |     | 6.67 | ±3.5% | NAL I-  |     |
| f <sub>DCO,MID</sub>                          | DCO frequency mid, trimmed  | DCORSEL = 0 2                                                             | 2 V to 3.6 V<br>0°C to 50°C       |     |      | 6.67  | ±2.0%   | MHz |
| 4                                             | DCO francisco bish trimonad | Measured at ACLK,                                                         | 2 V to 3.6 V<br>-40°C to 85°C     |     | 8    | ±3.5% | N 41 1- |     |
| f <sub>DCO,HI</sub>                           | DCO frequency high, trimmed | DCORSEL = 0                                                               | 2 V to 3.6 V<br>0°C to 50°C       |     | 8    | ±2.0% | MHz     |     |
| f <sub>DCO,DC</sub>                           | Duty cycle                  | Measured at ACLK, divide by 1,<br>No external divide, all DCO<br>settings | 2 V to 3.6 V<br>-40°C to 85°C     | 40% | 50%  | 60%   |         |     |

### 5.17 MODOSC

over operating free-air temperature range (unless otherwise noted)

|                        | ig it a a military promise to inge (annual |                               |                 |     |     |     |      |
|------------------------|--------------------------------------------|-------------------------------|-----------------|-----|-----|-----|------|
|                        | PARAMETER                                  | TEST CONDITIONS               | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
| I <sub>MODOSC</sub>    | Current consumption                        | Enabled                       | 2 V to 3.6 V    |     | 44  | 80  | μΑ   |
| f <sub>MODOSC</sub>    | MODOSC frequency                           |                               | 2 V to 3.6 V    | 4.5 | 5.0 | 5.5 | MHz  |
| f <sub>MODOSC.DC</sub> | Duty cycle                                 | Measured at ACLK, divide by 1 | 2 V to 3.6 V    | 40% | 50% | 60% |      |



### 5.18 PMM, Core Voltage

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                      | TEST CONDITIONS                | MIN | TYP | MAX | UNIT |
|-------------------------|--------------------------------|--------------------------------|-----|-----|-----|------|
| V <sub>CORE</sub> (AM)  | Core voltage, active mode      | 2 V ≤ DV <sub>CC</sub> ≤ 3.6 V |     | 1.5 |     | V    |
| V <sub>CORE</sub> (LPM) | Core voltage, low-current mode | 2 V ≤ DV <sub>CC</sub> ≤ 3.6 V |     | 1.5 |     | V    |

### 5.19 PMM, SVS, BOR

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                           | PARAMETER                                                 | TEST CONDITIONS                          | MIN  | TYP  | MAX  | UNIT |
|---------------------------|-----------------------------------------------------------|------------------------------------------|------|------|------|------|
| I <sub>SVSH,AM</sub>      | SVS <sub>H</sub> current consumption, active mode         | V <sub>CC</sub> = 3.6 V                  |      | 5    |      | μΑ   |
| I <sub>SVSH,LPM</sub>     | SVS <sub>H</sub> current consumption, low power modes     | V <sub>CC</sub> = 3.6 V                  |      | 0.8  | 1.5  | μΑ   |
| V <sub>SVSH</sub> -       | SVS <sub>H</sub> on voltage level, falling supply voltage |                                          | 1.83 | 1.88 | 1.93 | V    |
| V <sub>SVSH+</sub>        | SVS <sub>H</sub> off voltage level, rising supply voltage |                                          | 1.88 | 1.93 | 1.98 | V    |
| t <sub>PD,SVSH, AM</sub>  | SVS <sub>H</sub> propagation delay, active mode           | $dV_{CC}/dt = 10 \text{ mV/}\mu\text{s}$ |      | 10   |      | μs   |
| t <sub>PD,SVSH, LPM</sub> | SVS <sub>H</sub> propagation delay, low power modes       | $dV_{CC}/dt = 1 \text{ mV/}\mu\text{s}$  |      | 30   |      | μs   |
| I <sub>SVSL</sub>         | SVS <sub>L</sub> current consumption                      |                                          |      | 0.3  | 0.5  | μΑ   |
| V <sub>SVSL</sub>         | SVS <sub>L</sub> on voltage level                         |                                          |      | 1.42 |      | V    |
| V <sub>SVSL+</sub>        | SVS <sub>L</sub> off voltage level                        |                                          |      | 1.47 |      | V    |

### 5.20 Wake-up Times From Low-Power Modes

|                            | ou ranges of eupply remage and epois                                               |                                 | - (                               | ,     |        |         |
|----------------------------|------------------------------------------------------------------------------------|---------------------------------|-----------------------------------|-------|--------|---------|
|                            | PARAMETER                                                                          | TEST CONDITIONS                 | V <sub>CC</sub><br>T <sub>A</sub> | MIN T | P MA   | X UNIT  |
| t <sub>WAKE-UP</sub> LPM0  | Wake-up time from LPM0 to active mode <sup>(1)</sup>                               |                                 | 2 V, 3 V<br>-40°C to 85°C         | 0.    | 58     | 1 µs    |
| t <sub>WAKE-UP</sub> LPM12 | Wake-up time from LPM1, LPM2 to active mode <sup>(1)</sup>                         |                                 | 2 V, 3 V<br>-40°C to 85°C         |       | 12 2   | 5 µs    |
| t <sub>WAKE-UP</sub> LPM34 | Wake-up time from LPM3 or LPM4 to active mode <sup>(1)</sup>                       |                                 | 2 V, 3 V<br>-40°C to 85°C         |       | 78 12  | 0 µs    |
|                            | Wake-up time from LPM3.5 or                                                        |                                 | 2 V, 3 V<br>0°C to 85°C           | 3     | 10 57  |         |
| twake-up lpmx.5            | LPM4.5 to active mode (1)                                                          |                                 | 2 V, 3 V<br>-40°C to 85°C         | 3     | 10 110 | μs<br>0 |
| twake-up reset             | Wake-up time from RST to active mode (2)                                           | V <sub>CC</sub> stable          | 2 V, 3 V<br>-40°C to 85°C         | 2     | 30 28  | 0 µs    |
| t <sub>WAKE-UP</sub> BOR   | Wake-up time from BOR or power-up to active mode                                   | dV <sub>CC</sub> /dt = 2400 V/s | 2 V, 3 V<br>-40°C to 85°C         | 1     | .6     | ms      |
| t <sub>RESET</sub>         | Pulse duration required at RST/NMI terminal to accept a reset event <sup>(3)</sup> |                                 | 2 V, 3 V<br>-40°C to 85°C         | 4     |        | ns      |

<sup>(1)</sup> The wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt or wake-up event) until the first instruction of the user program is executed.

<sup>(2)</sup> The wake-up time is measured from the rising edge of the RST signal until the first instruction of the user program is executed.

<sup>(3)</sup> Meeting or exceeding this time makes sures a reset event occurs. Pulses shorter than this minimum time may or may not cause a reset event to occur.



### 5.21 Timer\_A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                   | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| $f_{TA}$            | Timer_A input clock frequency | Internal: SMCLK, ACLK<br>External: TACLK<br>Duty cycle = 50% ±10% | 2 V, 3 V        |     |     | 8   | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs, Minimum pulse duration required for capture   | 2 V, 3 V        | 20  |     |     | ns   |

### 5.22 Timer\_B

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                   | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>TB</sub>     | Timer_B input clock frequency | Internal: SMCLK, ACLK<br>External: TBCLK<br>Duty cycle = 50% ±10% | 2 V, 3 V        |     |     | 8   | MHz  |
| t <sub>TB,cap</sub> | Timer_B capture timing        | All capture inputs, Minimum pulse duration required for capture   | 2 V, 3 V        | 20  |     |     | ns   |

### 5.23 eUSCI (UART Mode) Clock Frequency

|                     | PARAMETER                                          | CONDITIONS                                                       | V <sub>CC</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|----------------------------------------------------|------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>eUSCI</sub>  | eUSCI input clock frequency                        | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ±10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                  |                 |     |     | 5                   | MHz  |

### 5.24 eUSCI (UART Mode)

|                | PARAMETER                                 | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|----------------|-------------------------------------------|-----------------|-----------------|-----|-----|-----|------|
|                |                                           | UCGLITx = 0     |                 | 5   | 15  | 20  |      |
|                | LIADT receive dealitch time (1)           | UCGLITx = 1     | 2 1/ 2 1/       | 20  | 45  | 60  |      |
| ι <sub>t</sub> | UART receive deglitch time <sup>(1)</sup> | UCGLITx = 2     | 2 V, 3 V        | 35  | 80  | 120 | ns   |
|                |                                           | UCGLITx = 3     |                 | 50  | 110 | 180 |      |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized, their duration should exceed the maximum specification of the deglitch time.



### 5.25 eUSCI (SPI Master Mode) Clock Frequency

|                    | PARAMETER                   | CONDITIONS                                  | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|--------------------|-----------------------------|---------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>eUSCI</sub> | eUSCI input clock frequency | Internal: SMCLK, ACLK Duty cycle = 50% ±10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |

### 5.26 eUSCI (SPI Master Mode)

|                       | PARAMETER                           | TEST CONDITIONS                   | V <sub>CC</sub> | MIN | TYP | MAX | UNIT   |
|-----------------------|-------------------------------------|-----------------------------------|-----------------|-----|-----|-----|--------|
|                       | CTE load time. CTE pative to sleek  | UCSTEM = 0,<br>UCMODEx = 01 or 10 | 2 V, 3 V        | 1   |     |     | UCxCLK |
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock  | UCSTEM = 1,<br>UCMODEx = 01 or 10 | 2 V, 3 V        | 1   |     |     | cycles |
| 4                     | STE lag time, Last clock to STE     | UCSTEM = 0,<br>UCMODEx = 01 or 10 | 2 V, 3 V        | 1   |     |     | UCxCLK |
| t <sub>STE,LAG</sub>  | inactive                            | UCSTEM = 1,<br>UCMODEx = 01 or 10 | 2 V, 3 V        | 1   |     |     | cycles |
|                       | STE access time, STE active to SIMO | UCSTEM = 0,<br>UCMODEx = 01 or 10 | 2 V, 3 V        |     |     | 55  |        |
| t <sub>STE,ACC</sub>  | data out                            | UCSTEM = 1,<br>UCMODEx = 01 or 10 | 2 V, 3 V        |     |     | 35  | ns     |
|                       | STE disable time, STE inactive to   | UCSTEM = 0,<br>UCMODEx = 01 or 10 | 2 V, 3 V        |     |     | 40  |        |
| t <sub>STE,DIS</sub>  | SIMO high impedance                 | UCSTEM = 1,<br>UCMODEx = 01 or 10 | 2 V, 3 V        |     |     | 30  | ns     |
| 4                     | COMI input data action time         |                                   | 2 V             | 35  |     |     |        |
| t <sub>SU,MI</sub>    | SOMI input data setup time          |                                   | 3 V             | 35  |     |     | ns     |
|                       | COMI input data hald time           |                                   | 2 V             | 0   |     |     |        |
| t <sub>HD,MI</sub>    | SOMI input data hold time           |                                   | 3 V             | 0   |     |     | ns     |
| 4                     | SIMO output data valid time (2)     | UCLK edge to SIMO valid,          | 2 V             |     |     | 30  | ns     |
| t <sub>VALID,MO</sub> | Silvio output data valid time (-)   | $C_L = 20 \text{ pF}$             | 3 V             |     |     | 30  | 115    |
| t                     | SIMO output data hold time (3)      | $C_1 = 20 \text{ pF}$             | 2 V             | 0   |     |     | nc     |
| t <sub>HD,MO</sub>    | Silvio output data fiold time **    | C <sub>L</sub> = 20 μΓ            | 3 V             | 0   |     |     | ns     |

 $f_{\text{UCxCLK}} = 1/2t_{\text{LO/HI}} \text{ with } t_{\text{LO/HI}} = \max(t_{\text{VALID,MO(eUSCI)}} + t_{\text{SU,SI(Slave)}}, t_{\text{SU,MI(eUSCI)}} + t_{\text{VALID,SO(Slave)}}).$  For the slave parameters  $t_{\text{SU,SI(Slave)}}$  and  $t_{\text{VALID,SO(Slave)}}$  see the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams

in 图 5-6 and 图 5-7.

Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in 🛭 5-6 and 图 5-7.







图 5-7. SPI Master Mode, CKPH = 1



### 5.27 eUSCI (SPI Slave Mode)

|                       | PARAMETER                                    | TEST CONDITIONS          | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|----------------------------------------------|--------------------------|-----------------|-----|-----|-----|------|
| +                     | STE lead time, STE active to clock           |                          | 2 V             | 7   |     |     | ns   |
| t <sub>STE,LEAD</sub> | STE lead tille, STE active to clock          |                          | 3 V             | 7   |     |     | 10   |
|                       | STE lag time, Last clock to STE inactive     |                          | 2 V             | 0   |     |     | 20   |
| t <sub>STE,LAG</sub>  | STE lag time, East clock to STE mactive      |                          | 3 V             | 0   |     |     | ns   |
|                       | STE access time. STE active to SOMI data out |                          | 2 V             |     |     | 65  | ns   |
| t <sub>STE,ACC</sub>  | STE access time, STE active to SOMI data out |                          | 3 V             |     |     | 40  | 115  |
|                       | STE disable time, STE inactive to SOMI high  |                          | 2 V             |     |     | 40  | ns   |
| t <sub>STE,DIS</sub>  | impedance                                    |                          | 3 V             |     |     | 35  | 115  |
|                       | CIMO input data actus tima                   |                          | 2 V             | 2   |     |     | 9    |
| t <sub>SU,SI</sub>    | SIMO input data setup time                   |                          | 3 V             | 2   |     |     | ns   |
|                       | CIMO input data hald time                    |                          | 2 V             | 5   |     |     | 9    |
| t <sub>HD,SI</sub>    | SIMO input data hold time                    |                          | 3 V             | 5   |     |     | ns   |
|                       | SOMI output data valid time (2)              | UCLK edge to SOMI valid, | 2 V             |     |     | 30  | 9    |
| t <sub>VALID,SO</sub> | SOIVII output data valid time (-)            | C <sub>L</sub> = 20 pF   | 3 V             |     |     | 30  | ns   |
|                       | COMI output data hald time (3)               | C 20 pF                  | 2 V             | 4   |     |     |      |
| t <sub>HD,SO</sub>    | SOMI output data hold time (3)               | $C_L = 20 pF$            | 3 V             | 4   |     |     | ns   |

<sup>(1)</sup>  $f_{UCxCLK} = 1/2t_{LO/HI} \text{ with } t_{LO/HI} \geq \max(t_{VALID,MO(Master)} + t_{SU,SI(eUSCI)}, t_{SU,MI(Master)} + t_{VALID,SO(eUSCI)}).$ 

For the master parameters t<sub>SU,MI(Master)</sub> and t<sub>VALID,MO(Master)</sub> see the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams in 图 5-8 and 图 5-9.

Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in 🛚 5-8 and (3)图 5-9.





图 5-8. SPI Slave Mode, CKPH = 0



图 5-9. SPI Slave Mode, CKPH = 1



### 5.28 eUSCI (I<sup>2</sup>C Mode)

|                     | PARAMETER                              | TEST CONDITIONS                                                  | V <sub>CC</sub> | MIN  | TYP | MAX    | UNIT |
|---------------------|----------------------------------------|------------------------------------------------------------------|-----------------|------|-----|--------|------|
| f <sub>eUSCI</sub>  | eUSCI input clock frequency            | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ±10% |                 |      | fs  | SYSTEM | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                    |                                                                  | 2 V, 3 V        | 0    |     | 400    | kHz  |
| 4                   | Hold time (repeated) START             | f <sub>SCL</sub> = 100 kHz                                       | 2 1/ 2 1/       | 4.0  |     |        |      |
| t <sub>HD,STA</sub> | Hold time (repeated) START             | f <sub>SCL</sub> > 100 kHz                                       | 2 V, 3 V        | 0.6  |     |        | μs   |
| 4                   | Catual time for a reported CTART       | f <sub>SCL</sub> = 100 kHz                                       | 2 1/ 2 1/       | 4.7  |     |        |      |
| t <sub>SU,STA</sub> | Setup time for a repeated START        | f <sub>SCL</sub> > 100 kHz                                       | 2 V, 3 V        | 0.6  |     |        | μs   |
| t <sub>HD,DAT</sub> | Data hold time                         |                                                                  | 2 V, 3 V        | 0    |     |        | ns   |
| t <sub>SU,DAT</sub> | Data setup time                        |                                                                  | 2 V, 3 V        | 250  |     |        | ns   |
| 4                   | Catua time for CTOD                    | f <sub>SCL</sub> = 100 kHz                                       | 2 1/ 2 1/       | 4.0  |     |        |      |
| t <sub>SU,STO</sub> | Setup time for STOP                    | f <sub>SCL</sub> > 100 kHz                                       | 2 V, 3 V        | 0.6  |     |        | μs   |
|                     |                                        | UCGLITx = 0                                                      |                 | 50   |     | 600    |      |
|                     | Pulse duration of spikes suppressed by | UCGLITx = 1                                                      | 2 1/ 2 1/       | 25   |     | 300    | 20   |
| t <sub>SP</sub>     | input filter                           | UCGLITx = 2                                                      | 2 V, 3 V        | 12.5 |     | 150    | ns   |
|                     |                                        | UCGLITx = 3                                                      |                 | 6.25 |     | 75     |      |
|                     |                                        | UCCLTOx = 1                                                      |                 |      | 27  |        |      |
| $t_{TIMEOUT}$       | Clock low time-out                     | UCCLTOx = 2                                                      | 2 V, 3 V        |      | 30  |        | ms   |
|                     |                                        | UCCLTOx = 3                                                      |                 |      | 33  |        |      |



图 5-10. I<sup>2</sup>C Mode Timing



### 5.29 10-Bit ADC, Power Supply and Input Range Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                        | TEST CONDITIONS                                                                                                                         | V <sub>CC</sub> | MIN | TYP | MAX     | UNIT |
|----------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|---------|------|
| AV <sub>CC</sub>     | Analog supply voltage                            | $AV_{CC}$ and $DV_{CC}$ are connected together, $AV_{SS}$ and $DV_{SS}$ are connected together, $V_{(AVSS)} = V_{(DVSS)} = 0 \text{ V}$ |                 | 2.0 |     | 3.6     | V    |
| $V_{(Ax)}$           | Analog input voltage range                       | All ADC10 pins                                                                                                                          |                 | 0   |     | $AV_CC$ | V    |
|                      | Operating supply current into                    | $f_{ADC10CLK} = 5 \text{ MHz}, ADC10ON = 1,$                                                                                            | 2 V             |     | 90  | 140     |      |
| I <sub>ADC10_A</sub> | AVCC terminal, reference<br>current not included | REFON = 0, SHT0 = 0, SHT1 = 0,<br>ADC10DIV = 0                                                                                          | 3 V             |     | 100 | 160     | μΑ   |
| C <sub>I</sub>       | Input capacitance                                | Only one terminal Ax can be selected at one time from the pad to the ADC10_A capacitor array including wiring and pad                   | 2.2 V           |     | 6   | 8       | pF   |
| R <sub>I</sub>       | Input MUX ON resistance                          | $AV_{CC} \ge 2 \text{ V}, 0 \text{ V} \le V_{Ax} \le AV_{CC}$                                                                           |                 |     |     | 36      | kΩ   |

### 5.30 10-Bit ADC, Timing Parameters

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                                                                                                             | TEST CONDITIONS                                                                                                                | V <sub>CC</sub> | MIN  | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|-----|------|
| f <sub>ADC10CLK</sub> |                                                                                                                                       | For specified performance of ADC10 linearity parameters                                                                        | 2 V to<br>3.6 V | 0.45 | 5   | 5.5 | MHz  |
| f <sub>ADC10OSC</sub> | Internal ADC10 oscillator (MODOSC)                                                                                                    | ADC10DIV = 0, f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub>                                                                    | 2 V to<br>3.6 V | 4.5  | 4.5 | 5.5 | MHz  |
| tconvert              | REFON = 0, Internal oscillator, 12 ADC10CLK cycles, 10-bit mode, 3.6 V  Conversion time  REFON = 0, Internal oscillator, 2 V to 3.6 V | 2.18                                                                                                                           |                 | 2.67 | μs  |     |      |
| 00.172.11             |                                                                                                                                       | External $f_{ADC10CLK}$ from ACLK, MCLK, or SMCLK, ADC10SSEL $\neq 0$                                                          | 2 V to<br>3.6 V |      | (1) |     | ·    |
| t <sub>ADC10ON</sub>  | Turnon settling time of the ADC                                                                                                       | The error in a conversion started after t <sub>ADC10ON</sub> is less than ±0.5 LSB, Reference and input signal already settled |                 |      |     | 100 | ns   |
|                       |                                                                                                                                       | $R_S = 1000 \ \Omega, \ R_I = 36000 \ \Omega, \ C_I = 3.5 \ pF,$                                                               | 2 V             | 1.5  |     |     |      |
| t <sub>Sample</sub>   | Sampling time                                                                                                                         | Approximately eight Tau (τ) are required to get an error of less than ±0.5 LSB                                                 | 3 V             | 2.0  |     |     | μs   |

<sup>(1)</sup>  $12 \times ADC10DIV \times 1/f_{ADC10CLK}$ 

### 5.31 10-Bit ADC, Linearity Parameters

over operating free-air temperature range (unless otherwise noted)

|                | PARAMETER                                                 | TEST CONDITIONS                                                                                                                    | V <sub>cc</sub> | MIN  | TYP MAX | UNIT |
|----------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|---------|------|
| Eı             | Integral                                                  | $1.4 \text{ V} \le (\text{V}_{\text{eREF+}} - \text{V}_{\text{REF-}}/\text{V}_{\text{eREF-}}) \text{min} \le 1.6 \text{ V}$        | 2 V to          | -1.4 | 1.4     | LSB  |
| <u>-1</u>      | linearity error                                           | $1.6 \text{ V} < (\text{V}_{\text{eREF+}} - \text{V}_{\text{REF-}}/\text{V}_{\text{eREF-}}) \text{min} \le \text{V}_{\text{AVCC}}$ | 3.6 V           | -1.1 | 1.1     | LSB  |
| E <sub>D</sub> | Differential linearity error                              | $(V_{eREF+} - V_{REF-}/V_{eREF-})$ min $\leq (V_{eREF+} - V_{REF-}/V_{eREF-})$                                                     | 2 V to<br>3.6 V | -1   | 1       | LSB  |
| Eo             | Offset error                                              | $(V_{eREF+} - V_{REF-}/V_{eREF-})$ min $\leq (V_{eREF+} - V_{REF-}/V_{eREF-})$                                                     | 2 V to<br>3.6 V | -6.5 | 6.5     | mV   |
| _              | Gain error, external reference                            | $(V_{eREF+} - V_{REF-}/V_{eREF-})$ min $\leq (V_{eREF+} - V_{REF-}/V_{eREF-})$                                                     | 2 V to<br>3.6 V | -1.2 | 1.2     | LSB  |
| E <sub>G</sub> | Gain error, internal reference <sup>(1)</sup>             |                                                                                                                                    |                 | -4%  | 4%      |      |
| _              | Total unadjusted error, external reference                | $(V_{eREF+} - V_{REF-}/V_{eREF-})$ min $\leq (V_{eREF+} - V_{REF-}/V_{eREF-})$                                                     | 2 V to<br>3.6 V | -2   | 2       | LSB  |
| E <sub>T</sub> | Total unadjusted error, internal reference <sup>(1)</sup> |                                                                                                                                    |                 | -4%  | 4%      |      |

MSP430FR5723 MSP430FR5722 MSP430FR5721 MSP430FR5720

<sup>(1)</sup> Error is dominated by the internal reference.



#### 5.32 REF, External Reference

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

|                                                                  | PARAMETER                                     | TEST CONDITIONS                                                                                                                                                  | V <sub>cc</sub> | MIN | TYP MAX   | UNIT |
|------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------|------|
| V <sub>eREF+</sub>                                               | Positive external reference voltage input     | $V_{eREF+} > V_{eREF-}$ (2)                                                                                                                                      |                 | 1.4 | $AV_{CC}$ | V    |
| V <sub>eREF</sub>                                                | Negative external reference voltage input     | $V_{eREF+} > V_{eREF-}$ (3)                                                                                                                                      |                 | 0   | 1.2       | V    |
| (V <sub>eREF+</sub> –<br>V <sub>REF-</sub> /V <sub>eREF-</sub> ) | Differential external reference voltage input | $V_{eREF+} > V_{eREF-}$ (4)                                                                                                                                      |                 | 1.4 | $AV_{CC}$ | V    |
| I <sub>VeREF+</sub> , Static input current I <sub>VeREF-</sub>   |                                               | $ \begin{array}{l} 1.4~V \leq V_{eREF+} \leq V_{AVCC}, \\ V_{eREF-} = 0~V, \\ f_{ADC10CLK} = 5~MHz, \\ ADC10SHTx = 1h, \\ Conversion~rate~200~ksps \end{array} $ | 2.2 V, 3 V      | -6  | 6 6       |      |
|                                                                  | Static input current                          | $ \begin{array}{l} 1.4~V \leq V_{eREF+} \leq V_{AVCC}, \\ V_{eREF-} = 0~V, \\ f_{ADC10CLK} = 5~MHz, \\ ADC10SHTx = 8h, \\ Conversion~rate~20~ksps \end{array} $  | 2.2 V, 3 V      | -1  | 1         | μΑ   |
| C <sub>VREF+</sub> ,<br>C <sub>VREF-</sub>                       | Capacitance at VREF+ or VREF- terminal (5)    |                                                                                                                                                                  |                 | 10  |           | μF   |

- (1) The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, Ci, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.
- (2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.
- The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
- The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.
- Two decoupling capacitors, 10 µF and 100 nF, should be connected to VREF to decouple the dynamic current required for an external reference source if it is used for the ADC10\_B. Also see the MSP430FR57xx Family User's Guide.

### 5.33 REF, Built-In Reference

|                     | PARAMETER                                       | TEST CONDITIONS                                                                                                                                         | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT       |
|---------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|------------|
|                     | <b>5</b> 10 1 10 1                              | REFVSEL = {2} for 2.5 V, REFON = 1                                                                                                                      | 3 V             | 2.4  | 2.5  | 2.6  |            |
| $V_{REF+}$          | Positive built-in reference voltage output      | REFVSEL = {1} for 2 V, REFON = 1                                                                                                                        | 3 V             | 1.92 | 2.0  | 2.08 | V          |
|                     | romago output                                   | REFVSEL = {0} for 1.5 V, REFON = 1                                                                                                                      | 3 V             | 1.44 | 1.5  | 1.56 |            |
|                     | AVCC minimum voltage,                           | REFVSEL = {0} for 1.5 V                                                                                                                                 |                 | 2.0  |      |      |            |
| $AV_{CC(min)}$      | Positive built-in reference                     | REFVSEL = {1} for 2 V                                                                                                                                   |                 | 2.2  |      |      | V          |
|                     | active                                          | REFVSEL = {2} for 2.5 V                                                                                                                                 |                 | 2.7  |      |      |            |
| I <sub>REF+</sub>   | Operating supply current into AVCC terminal (1) | f <sub>ADC10CLK</sub> = 5 MHz,<br>REFON = 1, REFBURST = 0                                                                                               | 3 V             |      | 33   | 45   | μΑ         |
| T <sub>REF+</sub>   | Temperature coefficient of built-in reference   | REFVSEL = (0, 1, 2), REFON = 1                                                                                                                          |                 |      | ±35  |      | ppm/<br>°C |
|                     |                                                 | $\begin{aligned} &AV_{CC} = AV_{CC}_{(min)} \text{ - } AV_{CC(max)}, \\ &T_{A} = 25^{\circ}C,  REFON = 1, \\ &REFVSEL = (0)  for  1.5  V \end{aligned}$ |                 |      | 1600 |      |            |
| PSRR_DC             | Power supply rejection ratio (DC)               | $\begin{array}{l} AV_{CC} = AV_{CC~(min)} - AV_{CC(max)}, \\ T_A = 25^{\circ}C,  REFON = 1, \\ REFVSEL = (1)  for  2  V \end{array}$                    |                 |      | 1900 |      | μV/V       |
|                     |                                                 | $\begin{aligned} &AV_{CC} = AV_{CC}_{(min)} \text{-} AV_{CC(max)}, \\ &T_{A} = 25^{\circ}C,  REFON = 1, \\ &REFVSEL = (2)  for  2.5  V \end{aligned}$   |                 |      | 3600 |      |            |
| t <sub>SETTLE</sub> | Settling time of reference voltage (2)          | $AV_{CC} = AV_{CC \text{ (min)}} - AV_{CC \text{(max)}},$<br>$REFVSEL = (0, 1, 2), REFON = 0 \rightarrow 1$                                             |                 |      | 30   |      | μs         |

The internal reference current is supplied by terminal AVCC. Consumption is independent of the ADC10ON control bit, unless a (1) conversion is active. The REFON bit enables to settle the built-in reference before starting an A/D conversion.

The condition is that the error in a conversion started after  $t_{REFON}$  is less than  $\pm 0.5$  LSB.



### 5.34 REF, Temperature Sensor and Built-In V<sub>MID</sub>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                           | PARAMETER                                          | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT  |
|---------------------------|----------------------------------------------------|----------------------------------------------------------------|-----------------|------|------|------|-------|
| V <sub>SENSOR</sub>       | See <sup>(1)</sup>                                 | ADC10ON = 1, INCH = 0Ah, $T_A = 0$ °C                          | 2 V, 3 V        |      | 790  |      | mV    |
| TC <sub>SENSOR</sub>      |                                                    | ADC10ON = 1, INCH = 0Ah                                        | 2 V, 3 V        |      | 2.55 |      | mV/°C |
| . Sample time required if | Sample time required if                            | ADC10ON = 1, INCH = 0Ah,                                       | 2 V             | 30   |      |      |       |
| tSENSOR(sample)           | channel 10 is selected (2)                         | Error of conversion result ≤ 1 LSB                             | 3 V             | 30   |      |      | μs    |
| V                         | ANA divides at abases 144                          | ADC10ON = 1, INCH = 0Bh,                                       | 2 V             | 0.97 | 1.0  | 1.03 | V     |
| V <sub>MID</sub>          | AV <sub>CC</sub> divider at channel 11             | $V_{MID}$ is ~0.5 × $V_{AVCC}$                                 | 3 V             | 1.46 | 1.5  | 1.54 |       |
| t <sub>VMID(sample)</sub> | Sample time required if channel 11 is selected (3) | ADC10ON = 1, INCH = 0Bh,<br>Error of conversion result ≤ 1 LSB | 2 V, 3 V        | 1000 |      |      | ns    |

<sup>(1)</sup> The temperature sensor offset can vary significantly. A single-point calibration is recommended to minimize the offset error of the built-in temperature sensor.

<sup>(3)</sup> The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed.



图 5-11. Typical Temperature Sensor Voltage

MSP430FR5723 MSP430FR5722 MSP430FR5721 MSP430FR5720

<sup>(2)</sup> The typical equivalent impedance of the sensor is 51 kΩ. The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>.



### 5.35 Comparator\_D

over operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER                                 | TEST CONDITIONS                                                  | MIN                        | TYP                      | MAX                        | UNIT |
|-----------------------------|-------------------------------------------|------------------------------------------------------------------|----------------------------|--------------------------|----------------------------|------|
|                             |                                           | Overdrive = 10 mV,<br>VIN- = (VIN+ - 400 mV) to (VIN+ + 10 mV)   | 50                         | 100                      | 200                        |      |
| t <sub>pd</sub>             | Propagation delay,<br>AVCC = 2 V to 3.6 V | Overdrive = 100 mV,<br>VIN- = (VIN+ - 400 mV) to (VIN+ + 100 mV) |                            | 80                       |                            | ns   |
|                             |                                           | Overdrive = 250 mV,<br>(VIN+ - 400 mV) to (VIN+ + 250 mV)        |                            | 50                       |                            |      |
|                             |                                           | CDF = 1, CDFDLY = 00                                             | 0.3                        | 0.5                      | 0.9                        |      |
|                             | Filter timer added to the                 | CDF = 1, CDFDLY = 01                                             | 0.5                        | 0.9                      | 1.5                        |      |
| t <sub>filter</sub>         | propagation delay of the comparator       | CDF = 1, CDFDLY = 10                                             | 0.9                        | 1.6                      | 2.8                        | μs   |
|                             | ·                                         | CDF = 1, CDFDLY = 11                                             | 1.6                        | 3.0                      | 5.5                        |      |
| V <sub>offset</sub>         | Input offset                              | AVCC = 2 V to 3.6 V                                              | -20                        |                          | 20                         | mV   |
| V <sub>ic</sub>             | Common mode input range                   | AVCC = 2 V to 3.6 V                                              | 0                          |                          | AVCC - 1                   | V    |
| I <sub>comp(AVCC)</sub>     | Comparator only                           | CDON = 1, AVCC = 2 V to 3.6 V                                    |                            | 29                       | 34                         | μΑ   |
| I <sub>ref(AVCC)</sub>      | Reference buffer and R-ladder             | CDREFLx = 01, AVCC = 2 V to 3.6 V                                |                            | 20                       | 24                         | μΑ   |
| t <sub>enable,comp</sub>    | Comparator enable time                    | CDON = 0 to CDON = 1,<br>AVCC = 2 V to 3.6 V                     |                            | 1.1                      | 2.0                        | μs   |
| t <sub>enable,rladder</sub> | Resistor ladder enable time               | CDON = 0 to CDON = 1,<br>AVCC = 2 V to 3.6 V                     |                            | 1.1                      | 2.0                        | μs   |
| V <sub>CB_REF</sub>         | Reference voltage for a tap               | VIN = voltage input to the R-ladder, n = 0 to 31                 | VIN ×<br>(n + 0.5)<br>/ 32 | VIN x<br>(n + 1)<br>/ 32 | VIN x<br>(n + 1.5)<br>/ 32 | V    |

### 5.36 FRAM

|                         | PARAMETER                               | TEST CONDITION        | S MIN            | TYP | MAX | UNIT   |
|-------------------------|-----------------------------------------|-----------------------|------------------|-----|-----|--------|
| DV <sub>CC(WRITE)</sub> | Write supply voltage                    |                       | 2.0              |     | 3.6 | V      |
| t <sub>WRITE</sub>      | Word or byte write time                 |                       |                  |     | 120 | ns     |
| t <sub>ACCESS</sub>     | Read access time (1)                    |                       |                  |     | 60  | ns     |
| t <sub>PRECHARGE</sub>  | Precharge time (1)                      |                       |                  |     | 60  | ns     |
| t <sub>CYCLE</sub>      | Cycle time, read or write operation (1) |                       | 120              |     |     | ns     |
|                         | Read and write endurance                |                       | 10 <sup>15</sup> |     |     | cycles |
|                         |                                         | T <sub>J</sub> = 25°C | 100              |     |     |        |
| t <sub>Retention</sub>  | Data retention duration                 | T <sub>J</sub> = 70°C | 40               |     |     | years  |
|                         |                                         | T <sub>J</sub> = 85°C | 10               |     |     |        |

<sup>(1)</sup> When using manual wait state control, see the MSP430FR57xx Family User's Guide for recommended settings for common system frequencies.



## 5.37 JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                 | V <sub>cc</sub> | MIN   | TYP | MAX | UNIT   |
|-----------------------|---------------------------------------------------------------------------|-----------------|-------|-----|-----|--------|
| $f_{SBW}$             | Spy-Bi-Wire input frequency                                               | 2 V, 3 V        | 0     |     | 20  | MHz    |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse duration                                      | 2 V, 3 V        | 0.025 |     | 15  | μs     |
| t <sub>SBW, En</sub>  | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) (1) | 2 V, 3 V        |       |     | 1   | μs     |
| t <sub>SBW,Rst</sub>  | Spy-Bi-Wire return to normal operation time                               |                 | 19    |     | 35  | μs     |
|                       | TCV input for success 4 wine ITAC (2)                                     | 2 V             | 0     |     | 5   | NAL 1- |
| † <sub>TCK</sub>      | TCK input frequency, 4-wire JTAG <sup>(2)</sup>                           | 3 V             | 0     |     | 10  | MHz    |
| R <sub>internal</sub> | Internal pulldown resistance on TEST                                      | 2 V, 3 V        | 20    | 35  | 50  | kΩ     |

Tools that access the Spy-Bi-Wire and BSL interfaces must wait for the t<sub>SBW,En</sub> time after the first transition of the TEST/SBWTCK pin (low to high), before the second transition of the pin (high to low) during the entry sequence.  $f_{TCK}$  may be restricted to meet the timing requirements of the module selected.



## 6 Detailed Description

#### 6.1 Functional Block Diagrams

8 6-1 shows the functional block diagram for the MSP430FR5721, MSP430FR5725, and MSP430FR5729 in the RHA package.
 1 shows the functional block diagram for the MSP430FR5721, MSP430FR5725, and MSP430FR5729 in the RHA package.
 1 shows the functional block diagram for the MSP430FR5721, MSP430FR5725, and MSP430FR5729 in the RHA package.
 1 shows the functional block diagram for the MSP430FR5721, MSP430FR5725, and MSP430FR5729 in the RHA package.
 1 shows the functional block diagram for the MSP430FR5721, MSP430FR5725, and MSP430FR5729 in the RHA package.
 1 shows the functional block diagram for the MSP430FR5721, MSP430FR5725, and MSP430FR5729 in the RHA package.
 1 shows the functional block diagram for the MSP430FR5721, MSP430FR5725, and MSP430FR5729 in the RHA package.
 1 shows the functional block diagram for the MSP430FR5721, MSP430FR5725, and MSP430FR5729 in the RHA package.
 1 shows the functional block diagram for the MSP430FR5721, MSP4



Copyright © 2016, Texas Instruments Incorporated

#### 图 6-1. Functional Block Diagram – RHA Package – MSP430FR5721, MSP430FR5725, MSP430FR5729

8 6-2 shows the functional block diagram for the MSP430FR5723 and MSP430FR5727 devices in the RHA package.





图 6-2. Functional Block Diagram - RHA Package - MSP430FR5723, MSP430FR5727

6-3 shows the functional block diagram for the MSP430FR5721, MSP430FR5725, and MSP430FR5729 devices in the DA package.



Copyright © 2016, Texas Instruments Incorporated

#### 图 6-3. Functional Block Diagram – DA Package – MSP430FR5721, MSP430FR5725, MSP430FR5729

图 6-4 shows the functional block diagram for the MSP430FR5723 and MSP430FR5727 devices in the DA package.



图 6-4. Functional Block Diagram – DA Package – MSP430FR5723, MSP430FR5727



8 6-5 shows the functional block diagram for the MSP430FR5720, MSP430FR5724, and MSP430FR5728 devices in the RGE package.



Copyright © 2016, Texas Instruments Incorporated

#### 图 6-5. Functional Block Diagram – RGE Package – MSP430FR5720, MSP430FR5724, MSP430FR5728



图 6-6. Functional Block Diagram - RGE Package - MSP430FR5722, MSP430FR5726

6-7 shows the functional block diagram for the MSP430FR5720, MSP430FR5724, and MSP430FR5728 devices in the PW package.



Copyright © 2016, Texas Instruments Incorporated

#### 图 6-7. Functional Block Diagram – PW Package – MSP430FR5720, MSP430FR5724, MSP430FR5728

图 6-8 shows the functional block diagram for the MSP430FR5722 and MSP430FR5726 devices in the PW package.



图 6-8. Functional Block Diagram – PW Package – MSP430FR5722, MSP430FR5726



#### 6.2 CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data.

## 6.3 Operating Modes

The MSP430 has one active mode and seven software-selectable low-power modes of operation. An interrupt event can wake up the device from low-power modes LPM0 through LPM4, service the request, and restore back to the low-power mode on return from the interrupt program. Low-power modes LPM3.5 and LPM4.5 disable the core supply to minimize power consumption.

The following eight operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK active
  - MCLK disabled
  - SMCLK optionally active
  - Complete data retention
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - ACLK active
  - MCLK disabled
  - SMCLK optionally active
  - DCO disabled
  - Complete data retention
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - ACLK active
  - MCLK disabled
  - SMCLK optionally active
  - DCO disabled
  - Complete data retention

- Low-power mode 3 (LPM3)
  - CPU is disabled
  - ACLK active
  - MCLK and SMCLK disabled
  - DCO disabled
  - Complete data retention
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK, MCLK, SMCLK disabled
  - Complete data retention
- Low-power mode 3.5 (LPM3.5)
  - RTC operation
  - Internal regulator disabled
  - No data retention
  - I/O pad state retention
  - Wake-up input from RST, generalpurpose I/O, RTC events
- Low-power mode 4.5 (LPM4.5)
  - Internal regulator disabled
  - No data retention
  - I/O pad state retention
  - Wake-up input from RST and generalpurpose I/O



## 6.4 Interrupt Vector Addresses

The interrupt vectors and the power-up start address are in the address range 0FFFFh to 0FF80h (see  $\frac{1}{6}$  6-1). The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.

表 6-1. Interrupt Sources, Flags, and Vectors

| INTERRUPT SOURCE                                                                                                                                                                                                            | INTERRUPT FLAG                                                                                                                                                                                                                                                 | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------|
| System Reset Power-Up, Brownout, Supply Supervisors External Reset RST Watchdog Time-out (Watchdog mode) WDT, FRCTL MPU, CS, PMM Password Violation FRAM double bit error detection MPU segment violation Software POR, BOR | SVSLIFG, SVSHIFG PMMRSTIFG WDTIFG WDTIFG WDTPW, FRCTLPW, MPUPW, CSPW, PMMPW DBDIFG MPUSEGIIFG, MPUSEG2IFG, MPUSEG3IFG PMMPORIFG, PMMBORIFG (SYSRSTIV) (1) (2)                                                                                                  | Reset               | OFFFEh          | 63, highest |
| System NMI Vacant Memory Access JTAG Mailbox FRAM access time error FRAM single, double bit error detection                                                                                                                 | VMAIFG<br>JMBNIFG, JMBOUTIFG<br>ACCTIMIFG<br>SBDIFG, DBDIFG<br>(SYSSNIV) <sup>(1)</sup>                                                                                                                                                                        | (Non)maskable       | 0FFFCh          | 62          |
| <b>User NMI</b><br>External NMI<br>Oscillator Fault                                                                                                                                                                         | NMIIFG, OFIFG<br>(SYSUNIV) <sup>(1)</sup> <sup>(2)</sup>                                                                                                                                                                                                       | (Non)maskable       | 0FFFAh          | 61          |
| Comparator_D                                                                                                                                                                                                                | Comparator_D interrupt flags<br>(CBIV) (1) (3)                                                                                                                                                                                                                 | Maskable            | 0FFF8h          | 60          |
| TB0                                                                                                                                                                                                                         | TB0CCR0 CCIFG0 (3)                                                                                                                                                                                                                                             | Maskable            | 0FFF6h          | 59          |
| TB0                                                                                                                                                                                                                         | TB0CCR1 CCIFG1 to TB0CCR2 CCIFG2,<br>TB0IFG<br>(TB0IV) (1) (3)                                                                                                                                                                                                 | Maskable            | 0FFF4h          | 58          |
| Watchdog Timer<br>(Interval Timer Mode)                                                                                                                                                                                     | WDTIFG                                                                                                                                                                                                                                                         | Maskable            | 0FFF2h          | 57          |
| eUSCI_A0 Receive and Transmit                                                                                                                                                                                               | UCA0RXIFG, UCA0TXIFG (SPI mode) UCA0STTIFG, UCA0TXCPTIFG, UCA0RXIFG, UXA0TXIFG (UART mode) (UCA0IV) (1) (3)                                                                                                                                                    | Maskable            | 0FFF0h          | 56          |
| eUSCI_B0 Receive and Transmit                                                                                                                                                                                               | UCB0STTIFG, UCB0TXCPTIFG, UCB0RXIFG, UCB0TXIFG (SPI mode) UCB0ALIFG, UCB0NACKIFG, UCB0STTIFG, UCB0STPIFG, UCB0RXIFG0, UCB0TXIFG0, UCB0RXIFG1, UCB0TXIFG1, UCB0TXIFG2, UCB0TXIFG2, UCB0TXIFG2, UCB0CNTIFG, UCB0BIT9IFG (I <sup>2</sup> C mode) (UCB0IV) (1) (3) | Maskable            | OFFEEh          | 55          |
| ADC10_B                                                                                                                                                                                                                     | ADC100VIFG, ADC10TOVIFG, ADC10HIIFG,<br>ADC10LOIFG<br>ADC10INIFG, ADC10IFG0<br>(ADC10IV) (1) (3) (4)                                                                                                                                                           | Maskable            | 0FFECh          | 54          |
| TA0                                                                                                                                                                                                                         | TA0CCR0 CCIFG0 (3)                                                                                                                                                                                                                                             | Maskable            | 0FFEAh          | 53          |
| TA0                                                                                                                                                                                                                         | TA0CCR1 CCIFG1 to TA0CCR2 CCIFG2,<br>TA0IFG<br>(TA0IV) (1) (3)                                                                                                                                                                                                 | Maskable            | 0FFE8h          | 52          |

<sup>(1)</sup> Multiple source flags

<sup>(2)</sup> A reset is generated if the CPU tries to fetch instructions from within peripheral space or vacant memory space. (Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot disable it.

<sup>3)</sup> Interrupt flags are located in the module.

<sup>(4)</sup> Only on devices with ADC, otherwise reserved.



## 表 6-1. Interrupt Sources, Flags, and Vectors (continued)

| INTERRUPT SOURCE              | INTERRUPT FLAG                                                                                              | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY  |
|-------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-----------|
| eUSCI_A1 Receive and Transmit | UCA1RXIFG, UCA1TXIFG (SPI mode) UCA1STTIFG, UCA1TXCPTIFG, UCA1RXIFG, UXA1TXIFG (UART mode) (UCA1IV) (1) (3) | Maskable            | 0FFE6h          | 51        |
| DMA                           | DMA0IFG, DMA1IFG, DMA2IFG<br>(DMAIV) <sup>(1) (3)</sup>                                                     | Maskable            | 0FFE4h          | 50        |
| TA1                           | TA1CCR0 CCIFG0 (3)                                                                                          | Maskable            | 0FFE2h          | 49        |
| TA1                           | TA1CCR1 CCIFG1 to TA1CCR2 CCIFG2,<br>TA1IFG<br>(TA1IV) (1) (3)                                              | Maskable            | 0FFE0h          | 48        |
| I/O Port P1                   | P1IFG 0 to P1IFG 7                                                                                          |                     | 0FFDEh          | 47        |
| TB1                           | TB1CCR0 CCIFG0 (3)                                                                                          | Maskable            | 0FFDCh          | 46        |
| TB1                           | TB1CCR1 CCIFG1 to TB1CCR2 CCIFG2,<br>TB1IFG<br>(TB1IV) <sup>(1)</sup> <sup>(3)</sup>                        | Maskable            | 0FFDAh          | 45        |
| I/O Port P2                   | P2IFG.0 to P2IFG.7<br>(P2IV) (1) (3)                                                                        | Maskable            | 0FFD8h          | 44        |
| TB2                           | TB2CCR0 CCIFG0 (3)                                                                                          | Maskable            | 0FFD6h          | 43        |
| TB2                           | TB2CCR1 CCIFG1 to TB2CCR2 CCIFG2,<br>TB2IFG<br>(TB2IV) (1) (3)                                              | Maskable            | 0FFD4h          | 42        |
| I/O Port P3                   | P3IFG.0 to P3IFG.7<br>(P3IV) (1) (3)                                                                        | Maskable            | 0FFD2h          | 41        |
| I/O Port P4                   | P4IFG.0 to P4IFG.2<br>(P4IV) <sup>(1)</sup> <sup>(3)</sup>                                                  | Maskable            | 0FFD0h          | 40        |
| RTC_B                         | RTCRDYIFG, RTCTEVIFG, RTCAIFG,<br>RT0PSIFG, RT1PSIFG, RTCOFIFG<br>(RTCIV) (1) (3)                           | Maskable            | 0FFCEh          | 39        |
|                               |                                                                                                             |                     | 0FFCCh          | 38        |
| Reserved                      | Reserved <sup>(5)</sup>                                                                                     |                     | :               | ÷         |
|                               |                                                                                                             |                     | 0FF80h          | 0, lowest |

<sup>(5)</sup> Reserved interrupt vectors at addresses are not used in this device and can be used for regular program code if necessary. To maintain compatibility with other devices, it is recommended to reserve these locations.



## 6.5 Memory Organization

表 6-2 describes the memory organization for all device variants.

## 表 6-2. Memory Organization<sup>(1)(2)</sup>

|                                                               |            | MSP430FR5726<br>MSP430FR5727<br>MSP430FR5728<br>MSP430FR5729 | MSP430FR5722<br>MSP430FR5723<br>MSP430FR5724<br>MSP430FR5725 | MSP430FR5720<br>MSP430FR5721                           |  |
|---------------------------------------------------------------|------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------|--|
| Memory (FRAM)<br>Main: interrupt vectors<br>Main: code memory | Total Size | 15.5KB<br>00FFFFh-00FF80h<br>00FF7Fh-00C200h                 | 8.0KB<br>00FFFFh-00FF80h<br>00FF7Fh-00E000h                  | 4KB<br>00FFFFh–00FF80h<br>00FF7Fh–00F000h              |  |
| RAM                                                           |            | 1KB<br>001FFFh-001C00h                                       | 1KB<br>001FFFh-001C00h                                       | 1KB<br>001FFFh-001C00h                                 |  |
| Device Descriptor Info (TLV) (FRAM)                           |            | 128 B<br>001A7Fh–001A00h                                     | 128 B<br>001A7Fh–001A00h                                     | 128 B<br>001A7Fh–001A00h                               |  |
|                                                               | N/A        | 0019FFh-001980h<br>Address space mirrored to<br>Info A       | 0019FFh-001980h<br>Address space mirrored to<br>Info A       | 0019FFh-001980h<br>Address space mirrored to<br>Info A |  |
| Information memory (FRAM)                                     | N/A        | 00197Fh-001900h<br>Address space mirrored to<br>Info B       | 00197Fh-001900h<br>Address space mirrored to<br>Info B       | 00197Fh-001900h<br>Address space mirrored to<br>Info B |  |
|                                                               | Info A     | 128 B<br>0018FFh–001880h                                     | 128 B<br>0018FFh–001880h                                     | 128 B<br>0018FFh–001880h                               |  |
|                                                               | Info B     | 128 B<br>00187Fh–001800h                                     | 128 B<br>00187Fh–001800h                                     | 128 B<br>00187Fh–001800h                               |  |
|                                                               | BSL 3      | 512 B<br>0017FFh–001600h                                     | 512 B<br>0017FFh–001600h                                     | 512 B<br>0017FFh–001600h                               |  |
| Bootloader (BSL)                                              | BSL 2      | 512 B<br>0015FFh–001400h                                     | 512 B<br>0015FFh–001400h                                     | 512 B<br>0015FFh–001400h                               |  |
| memory (RÒM)                                                  | BSL 1      | 512 B<br>0013FFh-001200h                                     | 512 B<br>0013FFh–001200h                                     | 512 B<br>0013FFh–001200h                               |  |
|                                                               | BSL 0      | 512 B<br>0011FFh–001000h                                     | 512 B<br>0011FFh–001000h                                     | 512 B<br>0011FFh–001000h                               |  |
| Peripherals Size                                              |            | 4KB<br>000FFFh–0h                                            | 4KB<br>000FFFh–0h                                            | 4KB<br>000FFFh–0h                                      |  |

<sup>(1)</sup> N/A = Not available

<sup>(2)</sup> All address space not listed in this table is considered vacant memory.



## 6.6 Bootloader (BSL)

The BSL enables users to program the FRAM or RAM using a UART serial interface. Access to the device memory by the BSL is protected by an user-defined password. Use of the BSL requires four pins (see 表 6-3). BSL entry requires a specific entry sequence on the RST/NMI/SBWTDIO and TEST/SBWTCK pins. For complete description of the features of the BSL and its implementation, see the MSP430 Programming With the Bootloader User's Guide.

DEVICE SIGNAL
RST/NMI/SBWTDIO
Entry sequence signal
TEST/SBWTCK
Entry sequence signal
P2.0
Data transmit
P2.1
Data receive
VCC
Power supply
VSS
Ground supply

表 6-3. BSL Pin Requirements and Functions

## 6.7 JTAG Operation

#### 6.7.1 JTAG Standard Interface

The MSP430 family supports the standard JTAG interface, which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. 表 6-4 lists the JTAG pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide. For a complete description of the features of the JTAG interface and its implementation, see MSP430 Programming Via the JTAG Interface.

| DEVICE SIGNAL   | DIRECTION | FUNCTION                    |
|-----------------|-----------|-----------------------------|
| PJ.3/TCK        | IN        | JTAG clock input            |
| PJ.2/TMS        | IN        | JTAG state control          |
| PJ.1/TDI/TCLK   | IN        | JTAG data input, TCLK input |
| PJ.0/TDO        | OUT       | JTAG data output            |
| TEST/SBWTCK     | IN        | Enable JTAG pins            |
| RST/NMI/SBWTDIO | IN        | External reset              |
| VCC             |           | Power supply                |
| VSS             |           | Ground supply               |

表 6-4. JTAG Pin Requirements and Functions



#### 6.7.2 Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the MSP430 family supports the 2-wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. 表 6-5 lists the Spy-Bi-Wire interface pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide. For a complete description of the features of the JTAG interface and its implementation, see MSP430 Programming Via the JTAG Interface.

表 6-5. Spy-Bi-Wire Pin Requirements and Functions

| DEVICE SIGNAL   | DIRECTION | FUNCTION                          |
|-----------------|-----------|-----------------------------------|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input           |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input and output |
| VCC             |           | Power supply                      |
| VSS             |           | Ground supply                     |

#### 6.8 **FRAM**

The FRAM can be programmed through the JTAG port, Spy-Bi-Wire (SBW), the BSL, or in-system by the CPU. Features of the FRAM include:

- Low-power ultra-fast write nonvolatile memory
- Byte and word access capability
- Programmable and automated wait state generation
- Error correction coding (ECC) with single bit detection and correction, double bit detection

For important software design information regarding FRAM including but not limited to partitioning the memory layout according to application-specific code, constant, and data space requirements, the use of FRAM to optimize application energy consumption, and the use of the memory protection unit (MPU) to maximize application robustness by protecting the program code against unintended write accesses, see MSP430™ FRAM Technology – How To and Best Practices.

#### **Memory Protection Unit (MPU)** 6.9

The FRAM can be protected from inadvertent CPU execution or write access by the MPU. Features of the MPU include:

- Main memory partitioning programmable up to three segments
- Access rights for each segment (main and information memory) can be individually selected
- Access violation flags with interrupt capability for easy servicing of access violations

## 6.10 Peripherals

Peripherals are connected to the CPU through data, address, and control buses. Peripherals can be managed using all instructions. For complete module descriptions, see the MSP430FR57xx Family User's Guide.

## 6.10.1 Digital I/O

Up to four 8-bit I/O ports are implemented:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Programmable pullup or pulldown on all ports.
- Edge-selectable interrupt and LPM3.5 and LPM4.5 wake-up input capability is available for all ports.
- Read and write access to port-control registers is supported by all instructions.
- Ports can be accessed byte-wise or word-wise in pairs.



## 6.10.2 Oscillator and Clock System (CS)

The clock system includes support for a 32-kHz watch crystal oscillator XT1 (LF mode), an internal very-low-power low-frequency oscillator (VLO), an integrated internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator XT1 (HF mode). The clock system module is designed to meet the requirements of both low system cost and low power consumption. A fail-safe mechanism exists for all crystal sources. The clock system module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32-kHz watch crystal (XT1 LF mode), a high-frequency crystal (XT1 HF mode), the internal VLO, or the internal DCO.
- Main clock (MCLK), the system clock used by the CPU. MCLK can be sourced by the same sources
  made available to ACLK.
- Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules. SMCLK can be sourced by the same sources made available to ACLK.

## 6.10.3 Power-Management Module (PMM)

The PMM includes an integrated voltage regulator that supplies the core voltage to the device. The PMM also includes supply voltage supervisor (SVS) and brownout protection. The brownout circuit is implemented to provide the proper internal reset signal to the device during power-on and power-off. The SVS circuitry detects if the supply voltage drops below a user-selectable safe level. SVS circuitry is available on the primary and core supplies.

#### 6.10.4 Hardware Multiplier (MPY)

The multiplication operation is supported by a dedicated peripheral module. The module performs operations with 32-, 24-, 16-, and 8-bit operands. The module supports signed and unsigned multiplication as well as signed and unsigned multiply-and-accumulate operations.

## 6.10.5 Real-Time Clock (RTC\_B)

The RTC\_B module contains an integrated real-time clock (RTC) (calendar mode). Calendar mode integrates an internal calendar which compensates for months with fewer than 31 days and includes leap year correction. The RTC\_B also supports flexible alarm functions and offset-calibration hardware. RTC operation is available in LPM3.5 mode to minimize power consumption.

#### 6.10.6 Watchdog Timer (WDT A)

The primary function of the WDT\_A module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals.

#### 6.10.7 System Module (SYS)

The SYS module handles many of the system functions within the device. These include power-on reset (POR) and power-up clear (PUC) handling, NMI source selection and management, reset interrupt vector generators (see 表 6-6), bootloader entry mechanisms, and configuration management (device descriptors). It also includes a data exchange mechanism using JTAG called a JTAG mailbox that can be used in the application.



## 表 6-6. System Module Interrupt Vector Registers

| Reserved 06h Reserved 08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | INTERRUPT VECTOR<br>REGISTER | ADDRESS | INTERRUPT EVENT                                       | VALUE      | PRIORITY |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------|-------------------------------------------------------|------------|----------|
| RSTIFG RST/NMI (BOR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                              |         | No interrupt pending                                  | 00h        |          |
| PMMSWBOR software BOR (BOR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                              |         | Brownout (BOR)                                        | 02h        | Highest  |
| LPMx.5 wake up (BOR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                              |         | RSTIFG RST/NMI (BOR)                                  | 04h        |          |
| Security violation (BOR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         | PMMSWBOR software BOR (BOR)                           | 06h        |          |
| SYSLIFG SVSL event (BOR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         | LPMx.5 wake up (BOR)                                  | 08h        |          |
| SVSHIFG SVSH event (BOR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         | Security violation (BOR)                              | 0Ah        |          |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         | SVSLIFG SVSL event (BOR)                              | 0Ch        |          |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         | SVSHIFG SVSH event (BOR)                              | 0Eh        |          |
| PMMSWPOR software POR (POR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                              |         | Reserved                                              | 10h        |          |
| WDTIFG watchdog time-out (PUC)   16h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                              |         | Reserved                                              | 12h        |          |
| MOTPW password violation (PUC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                              |         | PMMSWPOR software POR (POR)                           | 14h        |          |
| Wolfyw password violation (PUC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                              |         | WDTIFG watchdog time-out (PUC)                        | 16h        |          |
| FRCTLPW password violation (PUC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                              | 019Eh   | WDTPW password violation (PUC)                        | 18h        |          |
| Peripheral area fetch (PUC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | System Reset                 |         | FRCTLPW password violation (PUC)                      | 1Ah        |          |
| PMMPW PMM password violation (PUC)   20h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         | DBDIFG FRAM double bit error (PUC)                    | 1Ch        |          |
| MPUPW MPU password violation (PUC)   22h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         | Peripheral area fetch (PUC)                           | 1Eh        |          |
| CSPW CS password violation (PUC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                              |         | PMMPW PMM password violation (PUC)                    | 20h        |          |
| MPUSEGIIFG information memory segment violation (PUC)   26h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                              |         | MPUPW MPU password violation (PUC)                    | 22h        |          |
| MPUSEG1IFG segment 1 memory violation (PUC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                              |         | CSPW CS password violation (PUC)                      | 24h        |          |
| MPUSEG2IFG segment 2 memory violation (PUC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                              |         | MPUSEGIIFG information memory segment violation (PUC) | 26h        |          |
| MPUSEG3IFG segment 3 memory violation (PUC)   2Ch     Reserved   2Eh     Reserved   30h to 3Eh   Lowest     No interrupt pending   00h     DBDIFG FRAM double bit error   02h   Highest     ACCTIMIFG access time error   04h     Reserved   0Eh     VMAIFG Vacant memory access   10h     JMBINIFG JTAG mailbox input   12h     JMBOUTIFG JTAG mailbox output   14h     SBDIFG FRAM single bit error   16h     Reserved   18h to 1Eh   Lowest     No interrupt pending   00h     NMIIFG NMI pin   02h   Highest     OFIFG oscillator fault   04h     Reserved   08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                              |         | MPUSEG1IFG segment 1 memory violation (PUC)           | 28h        |          |
| MPUSEG3IFG segment 3 memory violation (PUC)   2Ch     Reserved   2Eh     Reserved   30h to 3Eh   Lowest     No interrupt pending   00h     DBDIFG FRAM double bit error   02h   Highest     ACCTIMIFG access time error   04h     Reserved   0Eh     VMAIFG Vacant memory access   10h     JMBINIFG JTAG mailbox input   12h     JMBOUTIFG JTAG mailbox output   14h     SBDIFG FRAM single bit error   16h     Reserved   18h to 1Eh   Lowest     No interrupt pending   00h     NMIIFG NMI pin   02h   Highest     OFIFG oscillator fault   04h     Reserved   08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                              |         | MPUSEG2IFG segment 2 memory violation (PUC)           | 2Ah        |          |
| Reserved   2Eh     Reserved   30h to 3Eh   Lowest     Reserved   30h to 3Eh   Lowest     No interrupt pending   00h     DBDIFG FRAM double bit error   02h   Highest     ACCTIMIFG access time error   04h     Reserved   0Eh     VMAIFG Vacant memory access   10h     JMBINIFG JTAG mailbox input   12h     JMBOUTIFG JTAG mailbox output   14h     SBDIFG FRAM single bit error   16h     Reserved   18h to 1Eh   Lowest     No interrupt pending   00h     NMIIFG NMI pin   02h   Highest     OFIFG oscillator fault   04h     Reserved   06h     Reserved   08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                              |         |                                                       | 2Ch        |          |
| No interrupt pending                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                              |         |                                                       | 2Eh        |          |
| DBDIFG FRAM double bit error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                              |         | Reserved                                              | 30h to 3Eh | Lowest   |
| ACCTIMIFG access time error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                              |         | No interrupt pending                                  | 00h        |          |
| Reserved   0Eh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                              |         | DBDIFG FRAM double bit error                          | 02h        | Highest  |
| SYSSNIV, System NMI         019Ch         VMAIFG Vacant memory access         10h           JMBINIFG JTAG mailbox input         12h           JMBOUTIFG JTAG mailbox output         14h           SBDIFG FRAM single bit error         16h           Reserved         18h to 1Eh         Lowest           No interrupt pending         00h           NMIIFG NMI pin         02h         Highest           OFIFG oscillator fault         04h           Reserved         06h         08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                              |         | ACCTIMIFG access time error                           | 04h        |          |
| JMBINIFG JTAG mailbox input   12h     JMBOUTIFG JTAG mailbox output   14h     SBDIFG FRAM single bit error   16h     Reserved   18h to 1Eh   Lowest     No interrupt pending   00h     NMIIFG NMI pin   02h   Highest     OFIFG oscillator fault   04h     Reserved   06h     Reserved   08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                              |         | Reserved                                              | 0Eh        |          |
| JMBINIFG JTAG mailbox input   12h     JMBOUTIFG JTAG mailbox output   14h     SBDIFG FRAM single bit error   16h     Reserved   18h to 1Eh   Lowest     No interrupt pending   00h     NMIIFG NMI pin   02h   Highest     OFIFG oscillator fault   04h     Reserved   06h     Reserved   08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SYSSNIV, System NMI          | 019Ch   | VMAIFG Vacant memory access                           | 10h        |          |
| SBDIFG FRAM single bit error   16h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                              |         |                                                       | 12h        |          |
| Reserved         18h to 1Eh         Lowest           No interrupt pending         00h         No interrupt pending         00h         Highest           SYSUNIV, User NMI         OFIFG oscillator fault         04h         Reserved         06h         Reserved         08h         ORIFG oscillator fault         00h         No interrupt pending         OPIFG oscillator fault         OPIFG oscillator fault         OPIFG oscillator fault         OPIFG oscillator fault         ORIFG oscillator fault         ORI |                              |         | JMBOUTIFG JTAG mailbox output                         | 14h        |          |
| Reserved         18h to 1Eh         Lowest           No interrupt pending         00h         No interrupt pending         00h         Highest           SYSUNIV, User NMI         OFIFG oscillator fault         04h         Reserved         06h         Reserved         08h         ORIFG oscillator fault         00h         No interrupt pending         OPIFG oscillator fault         OPIFG oscillator fault         OPIFG oscillator fault         OPIFG oscillator fault         ORIFG oscillator fault         ORI |                              |         | SBDIFG FRAM single bit error                          | 16h        |          |
| SYSUNIV, User NMI         NMIIFG NMI pin         02h         Highest           OFIFG oscillator fault         04h         06h           Reserved         06h         08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         |                                                       | 18h to 1Eh | Lowest   |
| SYSUNIV, User NMI         NMIIFG NMI pin         02h         Highest           OFIFG oscillator fault         04h         06h           Reserved         06h         08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         |                                                       |            |          |
| SYSUNIV, User NMI         019Ah         OFIFG oscillator fault         04h           Reserved         06h           Reserved         08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |         |                                                       |            | Highest  |
| SYSUNIV, User NMI         019Ah         Reserved         06h           Reserved         08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                              |         |                                                       |            | 3        |
| Reserved 08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SYSUNIV, User NMI            | 019Ah   |                                                       |            |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                              |         |                                                       |            |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                              |         | Reserved                                              | 0Ah to 1Eh | Lowest   |



#### 6.10.8 DMA Controller

The DMA controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA controller can be used to move data from the ADC10\_B conversion memory to RAM. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode, without having to awaken to move data to or from a peripheral. 表 6-7 lists all triggers to start DMA transfers.

表 6-7. DMA Trigger Assignments (1)

| TRIGGER | CHANNEL 0         | CHANNEL 1         | CHANNEL 2         |
|---------|-------------------|-------------------|-------------------|
| 0       | DMAREQ            | DMAREQ            | DMAREQ            |
| 1       | TA0CCR0 CCIFG     | TA0CCR0 CCIFG     | TA0CCR0 CCIFG     |
| 2       | TA0CCR2 CCIFG     | TA0CCR2 CCIFG     | TA0CCR2 CCIFG     |
| 3       | TA1CCR0 CCIFG     | TA1CCR0 CCIFG     | TA1CCR0 CCIFG     |
| 4       | TA1CCR2 CCIFG     | TA1CCR2 CCIFG     | TA1CCR2 CCIFG     |
| 5       | Reserved          | Reserved          | Reserved          |
| 6       | Reserved          | Reserved          | Reserved          |
| 7       | TB0CCR0 CCIFG     | TB0CCR0 CCIFG     | TB0CCR0 CCIFG     |
| 8       | TB0CCR2 CCIFG     | TB0CCR2 CCIFG     | TB0CCR2 CCIFG     |
| 9       | TB1CCR0 CCIFG (2) | TB1CCR0 CCIFG (2) | TB1CCR0 CCIFG (2) |
| 10      | TB1CCR2 CCIFG (2) | TB1CCR2 CCIFG (2) | TB1CCR2 CCIFG (2) |
| 11      | TB2CCR0 CCIFG (3) | TB2CCR0 CCIFG (3) | TB2CCR0 CCIFG (3) |
| 12      | TB2CCR2 CCIFG (3) | TB2CCR2 CCIFG (3) | TB2CCR2 CCIFG (3) |
| 13      | Reserved          | Reserved          | Reserved          |
| 14      | UCA0RXIFG         | UCA0RXIFG         | UCA0RXIFG         |
| 15      | UCA0TXIFG         | UCA0TXIFG         | UCA0TXIFG         |
| 16      | UCA1RXIFG (4)     | UCA1RXIFG (4)     | UCA1RXIFG (4)     |
| 17      | UCA1TXIFG (4)     | UCA1TXIFG (4)     | UCA1TXIFG (4)     |
| 18      | UCB0RXIFG0        | UCB0RXIFG0        | UCB0RXIFG0        |
| 19      | UCB0TXIFG0        | UCB0TXIFG0        | UCB0TXIFG0        |
| 20      | UCB0RXIFG1        | UCB0RXIFG1        | UCB0RXIFG1        |
| 21      | UCB0TXIFG1        | UCB0TXIFG1        | UCB0TXIFG1        |
| 22      | UCB0RXIFG2        | UCB0RXIFG2        | UCB0RXIFG2        |
| 23      | UCB0TXIFG2        | UCB0TXIFG2        | UCB0TXIFG2        |
| 24      | UCB0RXIFG3        | UCB0RXIFG3        | UCB0RXIFG3        |
| 25      | UCB0TXIFG3        | UCB0TXIFG3        | UCB0TXIFG3        |
| 26      | ADC10IFGx (5)     | ADC10IFGx (5)     | ADC10IFGx (5)     |
| 27      | Reserved          | Reserved          | Reserved          |
| 28      | Reserved          | Reserved          | Reserved          |
| 29      | MPY ready         | MPY ready         | MPY ready         |
| 30      | DMA2IFG           | DMA0IFG           | DMA1IFG           |
| 31      | DMAE0             | DMAE0             | DMAE0             |

<sup>(1)</sup> If a reserved trigger source is selected, no trigger is generated.

<sup>(2)</sup> Only on devices with TB1, otherwise reserved

<sup>(3)</sup> Only on devices with TB2, otherwise reserved

<sup>(4)</sup> Only on devices with eUSCI\_A1, otherwise reserved

<sup>(5)</sup> Only on devices with ADC, otherwise reserved



#### 6.10.9 Enhanced Universal Serial Communication Interface (eUSCI)

The eUSCI modules are used for serial data communication. The eUSCI module supports synchronous communication protocols such as SPI (3-pin or 4-pin) and  $I^2C$ , and asynchronous communication protocols such as UART, enhanced UART with automatic baudrate detection, and IrDA. Each eUSCI module contains two portions, A and B.

The eUSCI\_An module provides support for SPI (3-pin or 4-pin), UART, enhanced UART, or IrDA.

The eUSCI\_Bn module provides support for SPI (3-pin or 4-pin) or I<sup>2</sup>C.

The MSP430FR572x series include one or two eUSCI\_An modules (eUSCI\_A0, eUSCI\_A1) and one eUSCI\_Bn module (eUSCI\_B).

#### 6.10.10 TAO, TA1

TA0 and TA1 are 16-bit timers/counters (Timer\_A type) with three capture/compare registers each. TA0 and TA1 can support multiple capture/compares, PWM outputs, and interval timing (see 表 6-8 and 表 6-9). TA0 and TA1 have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

## 表 6-8. TA0 Signal Connections

|         | INPUT PIN | NUMBER  |         | DEVICE              | MODULE          | MODULE | MODULE           | DEVICE           |                                               | OUTPUT P                                      | IN NUMBER                                                |                                               |         |
|---------|-----------|---------|---------|---------------------|-----------------|--------|------------------|------------------|-----------------------------------------------|-----------------------------------------------|----------------------------------------------------------|-----------------------------------------------|---------|
| RHA     | RGE       | DA      | PW      | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | RHA                                           | RGE                                           | DA                                                       | PW                                            |         |
| 3-P1.2  | 3-P1.2    | 7-P1.2  | 7-P1.2  | TA0CLK              | TACLK           |        |                  |                  |                                               |                                               |                                                          |                                               |         |
|         |           |         |         | ACLK (internal)     | ACLK            | Timer  | N/A              |                  | N/A                                           |                                               |                                                          |                                               |         |
|         |           |         |         | SMCLK<br>(internal) | SMCLK           | Timer  | IN/A             | A IN/A           |                                               |                                               |                                                          |                                               |         |
| 3-P1.2  | 3-P1.2    | 7-P1.2  | 7-P1.2  | TA0CLK              | TACLK           |        |                  |                  |                                               |                                               |                                                          |                                               |         |
| 28-P1.6 | 16-P1.6   | 30-P1.6 | 22-P1.6 | TA0.0               | CCI0A           |        |                  |                  | 28-P1.6                                       | 16-P1.6                                       | 30-P1.6                                                  | 22-P1.6                                       |         |
| 34-P2.3 | N/A       | 36-P2.3 | 27-P2.3 | TA0.0               | CCI0B           | CCR0   | CCD0 TA          | TAO TAO          | T400                                          | 34-P2.3                                       | N/A                                                      | 36-P2.3                                       | 27-P2.3 |
|         |           |         |         | DV <sub>SS</sub>    | GND             | CCRU   | TAU              |                  | IAU                                           | 1A0.0                                         |                                                          |                                               |         |
|         |           |         |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                               |                                               |                                                          |                                               |         |
| 1-P1.0  | 1-P1.0    | 5-P1.0  | 5-P1.0  | TA0.1               | CCI1A           |        |                  |                  | 1-P1.0                                        | 1-P1.0                                        | 5-P1.0                                                   | 5-P1.0                                        |         |
|         |           |         |         | CDOUT<br>(internal) | CCI1B           | CCR1   | TA1              | TA0.1            | ADC10<br>(internal) (1)<br>ADC10SHSx =<br>{1} | ADC10<br>(internal) (1)<br>ADC10SHSx =<br>{1} | ADC10<br>(internal) <sup>(1)</sup><br>ADC10SHSx =<br>{1} | ADC10<br>(internal) (1)<br>ADC10SHSx =<br>{1} |         |
|         |           |         |         | DV <sub>SS</sub>    | GND             |        |                  |                  |                                               |                                               |                                                          |                                               |         |
|         |           |         |         | DV <sub>CC</sub>    | V <sub>cc</sub> |        |                  |                  |                                               |                                               |                                                          |                                               |         |
| 2-P1.1  | 2-P1.1    | 6-P1.1  | 6-P1.1  | TA0.2               | CCI2A           |        |                  |                  | 2-P1.1                                        | 2-P1.1                                        | 6-P1.1                                                   | 6-P1.1                                        |         |
|         |           |         |         | ACLK (internal)     | CCI2B           | CCR2   | CCR2 TA2         | TA0.2            |                                               |                                               |                                                          |                                               |         |
|         |           |         |         | DV <sub>SS</sub>    | GND             |        |                  |                  |                                               |                                               |                                                          |                                               |         |
|         |           |         |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                               |                                               |                                                          |                                               |         |

<sup>(1)</sup> Only on devices with ADC



## 表 6-9. TA1 Signal Connections

|         | INPUT PIN | NUMBER  |         | DEVICE              | MODULE          | MODULE | MODULE           | DEVICE           |         | OUTPUT P | IN NUMBER |         |         |         |  |  |  |
|---------|-----------|---------|---------|---------------------|-----------------|--------|------------------|------------------|---------|----------|-----------|---------|---------|---------|--|--|--|
| RHA     | RGE       | DA      | PW      | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | RHA     | RGE      | DA        | PW      |         |         |  |  |  |
| 2-P1.1  | 2-P1.1    | 6-P1.1  | 6-P1.1  | TA1CLK              | TACLK           |        |                  |                  |         |          |           |         |         |         |  |  |  |
|         |           |         |         | ACLK (internal)     | ACLK            |        | N/A              | N/A              |         |          |           |         |         |         |  |  |  |
|         |           |         |         | SMCLK<br>(internal) | SMCLK           |        | Timer            | Timer            | -       | Timer    |           | IN/A    | IN/A    |         |  |  |  |
| 2-P1.1  | 2-P1.1    | 6-P1.1  | 6-P1.1  | TA1CLK              | TACLK           |        |                  |                  |         |          |           |         |         |         |  |  |  |
| 29-P1.7 | 17-P1.7   | 31-P1.7 | 23-P1.7 | TA1.0               | CCI0A           |        |                  |                  | 29-P1.7 | 17-P1.7  | 31-P1.7   | 23-P1.7 |         |         |  |  |  |
| 35-P2.4 | N/A       | 37-P2.4 | 28-P2.4 | TA1.0               | CCI0B           | CCR0   | CCDO             | CCBO             | T40     | T44.0    | 35-P2.4   | N/A     | 37-P2.4 | 28-P2.4 |  |  |  |
|         |           |         |         | DV <sub>SS</sub>    | GND             |        | TA0              | TA1.0            |         |          |           |         |         |         |  |  |  |
|         |           |         |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |         |          |           |         |         |         |  |  |  |
| 3-P1.2  | 3-P1.2    | 7-P1.2  | 7-P1.2  | TA1.1               | CCI1A           |        |                  |                  | 3-P1.2  | 3-P1.2   | 7-P1.2    | 7-P1.2  |         |         |  |  |  |
|         |           |         |         | CDOUT<br>(internal) | CCI1B           | CCR1   | TA1              | TA1.1            |         |          |           |         |         |         |  |  |  |
|         |           |         |         | DV <sub>SS</sub>    | GND             |        |                  |                  |         |          |           |         |         |         |  |  |  |
|         |           |         |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |         |          |           |         |         |         |  |  |  |
| 8-P1.3  | 4-P1.3    | 12-P1.3 | 8-P1.3  | TA1.2               | CCI2A           |        |                  |                  | 8-P1.3  | 4-P1.3   | 12-P1.3   | 8-P1.3  |         |         |  |  |  |
|         |           |         |         | ACLK (internal)     | CCI2B           | CCR2   | TA2              | TA1.2            |         |          |           |         |         |         |  |  |  |
|         |           |         |         | DV <sub>SS</sub>    | GND             |        |                  |                  |         |          |           |         |         |         |  |  |  |
|         |           |         |         | DV <sub>CC</sub>    | V <sub>cc</sub> | 1      |                  |                  |         |          |           |         |         |         |  |  |  |



#### 6.10.11 TB0, TB1, TB2

TB0, TB1, and TB2 are 16-bit timers/counters (Timer\_B type) with three capture/compare registers each. TB0, TB1, and TB2 can support multiple capture/compares, PWM outputs, and interval timing (see 表 6-10 through 表 6-12). TB0, TB1, and TB2 have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

#### 表 6-10. TB0 Signal Connections

|         | INPUT PIN | NUMBER  |         | DEVICE              | MODULE          | MODULE   | MODULE           | DEVICE           |                                                       | OUTPUT P                                                 | N NUMBER                                                 |                                                          |
|---------|-----------|---------|---------|---------------------|-----------------|----------|------------------|------------------|-------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|
| RHA     | RGE       | DA      | PW      | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK    | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | RHA                                                   | RGE                                                      | DA                                                       | PW                                                       |
| 21-P2.0 | 13-P2.0   | 23-P2.0 | 19-P2.0 | TB0CLK              | TBCLK           |          |                  |                  |                                                       |                                                          |                                                          |                                                          |
|         |           |         |         | ACLK<br>(internal)  | ACLK            | Timer    | N/A              | N/A              |                                                       |                                                          |                                                          |                                                          |
|         |           |         |         | SMCLK<br>(internal) | SMCLK           | Timer    | IN/A             | IN/A             |                                                       |                                                          |                                                          |                                                          |
| 21-P2.0 | 13-P2.0   | 23-P2.0 | 19-P2.0 | TB0CLK              | TBCLK           |          |                  |                  |                                                       |                                                          |                                                          |                                                          |
| 22-P2.1 | 14-P2.1   | 24-P2.1 | 20-P2.1 | TB0.0               | CCI0A           |          |                  |                  | 22-P2.1                                               | 14-P2.1                                                  | 24-P2.1                                                  | 20-P2.1                                                  |
| 17-P2.5 | N/A       | 19-P2.5 | 15-P2.5 | TB0.0               | CCI0B           |          |                  |                  | 17-P2.5                                               | N/A                                                      | 19-P2.5                                                  | 15-P2.5                                                  |
|         |           |         |         | DV <sub>SS</sub>    | GND             | CCR0     | CCR0 TB0         | TB0.0            | ADC10<br>(internal) <sup>(1)</sup><br>ADC10SHSx = {2} | ADC10<br>(internal) <sup>(1)</sup><br>ADC10SHSx =<br>{2} | ADC10<br>(internal) <sup>(1)</sup><br>ADC10SHSx =<br>{2} | ADC10<br>(internal) (1)<br>ADC10SHSx = {2}               |
|         |           |         |         | DV <sub>CC</sub>    | V <sub>cc</sub> |          |                  |                  |                                                       |                                                          |                                                          |                                                          |
| 9-P1.4  | 5-P1.4    | 13-P1.4 | 9-P1.4  | TB0.1               | CCI1A           | <u> </u> |                  |                  | 9-P1.4                                                | 5-P1.4                                                   | 13-P1.4                                                  | 9-P1.4                                                   |
|         |           |         |         | CDOUT<br>(internal) | CCI1B CCR1      | CCR1     | TB1              | TB0.1            | ADC10<br>(internal) (1)<br>ADC10SHSx =<br>{3}         | ADC10<br>(internal) <sup>(1)</sup><br>ADC10SHSx =<br>{3} | ADC10<br>(internal) (1)<br>ADC10SHSx =<br>{3}            | ADC10<br>(internal) <sup>(1)</sup><br>ADC10SHSx =<br>{3} |
|         |           |         |         | DV <sub>SS</sub>    | GND             |          |                  |                  |                                                       |                                                          |                                                          |                                                          |
|         |           |         |         | DV <sub>CC</sub>    | V <sub>cc</sub> |          |                  |                  |                                                       |                                                          |                                                          |                                                          |
| 10-P1.5 | 6-P1.5    | 14-P1.5 | 19-P1.5 | TB0.2               | CCI2A           |          |                  |                  | 10-P1.5                                               | 6-P1.5                                                   | 14-P1.5                                                  | 19-P1.5                                                  |
|         |           |         |         | ACLK<br>(internal)  | CCI2B           | CCR2     | TB2              | TB0.2            |                                                       |                                                          |                                                          |                                                          |
|         |           |         |         | DV <sub>SS</sub>    | GND             |          |                  |                  |                                                       |                                                          |                                                          |                                                          |
|         |           |         |         | DV <sub>CC</sub>    | V <sub>CC</sub> |          |                  |                  |                                                       |                                                          |                                                          |                                                          |

<sup>(1)</sup> Only on devices with ADC



## 表 6-11. TB1 Signal Connections (1)

|         | INPUT PIN               | NUMBER  |                         | DEVICE              | MODULE          | MODULE | MODULE           | DEVICE           |         | OUTPUT P | IN NUMBER |         |     |
|---------|-------------------------|---------|-------------------------|---------------------|-----------------|--------|------------------|------------------|---------|----------|-----------|---------|-----|
| RHA     | RGE                     | DA      | PW                      | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | RHA     | RGE      | DA        | PW      |     |
| 26-P3.6 | N/A (DV <sub>SS</sub> ) | 28-P3.6 | N/A (DV <sub>SS</sub> ) | TB1CLK              | TBCLK           |        |                  |                  |         |          |           |         |     |
|         |                         |         |                         | ACLK<br>(internal)  | ACLK            | Timer  | N/A              | N/A              |         |          |           |         |     |
|         |                         |         |                         | SMCLK<br>(internal) | SMCLK           | N/A    | N/A              |                  |         |          |           |         |     |
| 26-P3.6 | N/A (DV <sub>SS</sub> ) | 28-P3.6 | N/A (DV <sub>SS</sub> ) | TB1CLK              | TBCLK           |        |                  |                  |         |          |           |         |     |
| 23-P2.2 | N/A (DV <sub>SS</sub> ) | 25-P2.2 | N/A (DV <sub>SS</sub> ) | TB1.0               | CCI0A           |        |                  |                  | 23-P2.2 | N/A      | 25-P2.2   | N/A     |     |
| 18-P2.6 | N/A (DV <sub>SS</sub> ) | 20-P2.6 | N/A (DV <sub>SS</sub> ) | TB1.0               | CCI0B           | CCR0   | TB0              | TD4.0            | 18-P2.6 | N/A      | 20-P2.6   | N/A     |     |
|         |                         |         |                         | DV <sub>SS</sub>    | GND             | CONO   | 180              | TB1.0            |         |          |           |         |     |
|         |                         |         |                         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |         |          |           |         |     |
| 28-P1.6 | N/A (DV <sub>SS</sub> ) | 30-P1.6 | N/A (DV <sub>SS</sub> ) | TB1.1               | CCI1A           |        |                  |                  | 28-P1.6 | N/A      | 30-P1.6   | N/A     |     |
| 24-P3.4 | N/A (DV <sub>SS</sub> ) | 26-P3.4 | N/A (DV <sub>SS</sub> ) | TB1.1               | CCI1B           | 0004   | TB1              | TD4.4            | 24-P3.4 | N/A      | 26-P3.4   | N/A     |     |
|         |                         |         |                         | DV <sub>SS</sub>    | GND             | CCR1   | 181              | TB1.1            |         |          |           |         |     |
|         |                         |         |                         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |         |          |           |         |     |
| 29-P1.7 | N/A (DV <sub>SS</sub> ) | 31-P1.7 | N/A (DV <sub>SS</sub> ) | TB1.2               | CCI2A           |        |                  |                  | 29-P1.7 | N/A      | 31-P1.7   | N/A     |     |
| 25-P3.5 | N/A (DV <sub>SS</sub> ) | 27-P3.5 | N/A (DV <sub>SS</sub> ) | TB1.2               | CCI2B           | CCR2   |                  | TB2              | TD4.0   | 25-P3.5  | N/A       | 27-P3.5 | N/A |
|         |                         |         |                         | DV <sub>SS</sub>    | GND             |        | 182              | TB1.2            |         |          |           |         |     |
|         |                         |         |                         | DV <sub>cc</sub>    | V <sub>cc</sub> |        | ,<br>            |                  |         |          |           |         |     |

<sup>(1)</sup> TB1 is not present on all device types.

# 表 6-12. TB2 Signal Connections <sup>(1)</sup>

| INPUT PIN NUMBER |                         |                         |                         |                     | DEVICE          |        |                  |       |         |       |         |           |         |     |  |
|------------------|-------------------------|-------------------------|-------------------------|---------------------|-----------------|--------|------------------|-------|---------|-------|---------|-----------|---------|-----|--|
| RHA              | RGE                     | DA                      | PW                      | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL |       | RHA     | RGE   | DA      | PW        |         |     |  |
| 24-P3.4          | N/A (DV <sub>SS</sub> ) | 26-P3.4                 | N/A (DV <sub>SS</sub> ) | TB2CLK              | TBCLK           |        |                  |       |         |       |         |           |         |     |  |
|                  |                         |                         |                         | ACLK (internal)     | ACLK            | Timer  | Timer            |       | Timer   | NI/A  | NI/A    |           |         |     |  |
|                  |                         |                         |                         | SMCLK<br>(internal) | SMCLK           |        |                  |       |         | Timer | Timer   | Timer N/A | N/A     |     |  |
| 24-P3.4          | N/A (DV <sub>SS</sub> ) | 26-P3.4                 | N/A (DV <sub>SS</sub> ) | TB2CLK              | TBCLK           |        |                  |       |         |       |         |           |         |     |  |
| 21-P2.0          | N/A (DV <sub>SS</sub> ) | 23-P2.0                 | N/A (DV <sub>SS</sub> ) | TB2.0               | CCI0A           | - CCR0 |                  |       | 21-P2.0 | N/A   | 23-P2.0 | N/A       |         |     |  |
| 15-P4.0          | N/A (DV <sub>SS</sub> ) | N/A (DV <sub>SS</sub> ) | N/A (DV <sub>SS</sub> ) | TB2.0               | CCI0B           |        | CCR0             | 0000  | TB0     | TB2.0 | 15-P4.0 | N/A       | 36-P4.0 | N/A |  |
|                  |                         |                         |                         | DV <sub>SS</sub>    | GND             |        |                  | 100   | 162.0   |       |         |           |         |     |  |
|                  |                         |                         |                         | DV <sub>cc</sub>    | V <sub>cc</sub> |        |                  |       |         |       |         |           |         |     |  |
| 22-P2.1          | N/A (DV <sub>SS</sub> ) | 24-P2.1                 | N/A (DV <sub>SS</sub> ) | TB2.1               | CCI1A           | 0004   |                  |       |         |       | 22-P2.1 | N/A       | 24-P2.1 | N/A |  |
| 26-P3.6          | N/A (DV <sub>SS</sub> ) | 28-P3.6                 | N/A (DV <sub>SS</sub> ) | TB2.1               | CCI1B           |        | TB1              | TB2.1 | 26-P3.6 | N/A   | 28-P3.6 | N/A       |         |     |  |
|                  |                         |                         |                         | DV <sub>SS</sub>    | GND             | CCR1   | IDI              | 162.1 |         |       |         |           |         |     |  |
|                  |                         |                         |                         | DV <sub>cc</sub>    | V <sub>cc</sub> |        |                  |       |         |       |         |           |         |     |  |
| 23-P2.2          | N/A (DV <sub>SS</sub> ) | 25-P2.2                 | N/A (DV <sub>SS</sub> ) | TB2.2               | CCI2A           |        |                  |       | 23-P2.2 | N/A   | 25-P2.2 | N/A       |         |     |  |
| 27-P3.7          | N/A (DV <sub>SS</sub> ) | 29-P3.7                 | N/A (DV <sub>SS</sub> ) | TB2.2               | CCI2B           | - CCR2 | TB2              | TB2.2 | 27-P3.7 | N/A   | 29-P3.7 | N/A       |         |     |  |
|                  |                         |                         |                         | DV <sub>SS</sub>    | GND             |        | 182              | 102.2 |         |       |         |           |         |     |  |
|                  |                         |                         |                         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |       |         |       |         |           |         |     |  |

<sup>(1)</sup> TB2 is not present on all device types.

www.ti.com.cn

#### 6.10.12 ADC10 B

The ADC10\_B module supports fast 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator, and a conversion result buffer. A window comparator with lower and an upper limits allows CPU-independent result monitoring with three window comparator interrupt flags.

#### 6.10.13 Comparator\_D

The primary function of the Comparator\_D module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.

#### 6.10.14 CRC16

The CRC16 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC16 module signature is based on the CRC-CCITT standard.

#### 6.10.15 Shared Reference (REF)

The REF module generates all of the critical reference voltages that can be used by the various analog peripherals in the device.

## 6.10.16 Embedded Emulation Module (EEM)

The EEM supports real-time in-system debugging. The S version of the EEM has the following features:

- Three hardware triggers or breakpoints on memory access
- One hardware trigger or breakpoint on CPU register write access
- Up to four hardware triggers can be combined to form complex triggers or breakpoints
- One cycle counter
- · Clock control on module level



## 6.10.17 Peripheral File Map

表 6-13 lists the base address and offset range of all available peripherals.

表 6-13. Peripherals

| MODULE NAME                             | BASE ADDRESS | OFFSET ADDRESS<br>RANGE |
|-----------------------------------------|--------------|-------------------------|
| Special Functions (see 表 6-14)          | 0100h        | 000h-01Fh               |
| PMM (see 表 6-15)                        | 0120h        | 000h–010h               |
| FRAM Control (see 表 6-16)               | 0140h        | 000h-00Fh               |
| CRC16 (see 表 6-17)                      | 0150h        | 000h-007h               |
| Watchdog (see 表 6-18)                   | 015Ch        | 000h-001h               |
| CS (see 表 6-19)                         | 0160h        | 000h-00Fh               |
| SYS (see 表 6-20)                        | 0180h        | 000h-01Fh               |
| Shared Reference (see 表 6-21)           | 01B0h        | 000h-001h               |
| Port P1, P2 (see 表 6-22)                | 0200h        | 000h-01Fh               |
| Port P3, P4 (see 表 6-23)                | 0220h        | 000h-01Fh               |
| Port PJ (see 表 6-24)                    | 0320h        | 000h-01Fh               |
| TA0 (see 表 6-25)                        | 0340h        | 000h-02Fh               |
| TA1 (see 表 6-26)                        | 0380h        | 000h-02Fh               |
| TB0 (see 表 6-27)                        | 03C0h        | 000h-02Fh               |
| TB1 (see 表 6-28)                        | 0400h        | 000h-02Fh               |
| TB2 (see 表 6-29)                        | 0440h        | 000h-02Fh               |
| Real-Time Clock (RTC_B) (see 表 6-30)    | 04A0h        | 000h-01Fh               |
| 32-Bit Hardware Multiplier (see 表 6-31) | 04C0h        | 000h-02Fh               |
| DMA General Control (see 表 6-32)        | 0500h        | 000h-00Fh               |
| DMA Channel 0 (see 表 6-32)              | 0510h        | 000h-00Ah               |
| DMA Channel 1 (see 表 6-32)              | 0520h        | 000h-00Ah               |
| DMA Channel 2 (see 表 6-32)              | 0530h        | 000h-00Ah               |
| MPU Control (see 表 6-33)                | 05A0h        | 000h-00Fh               |
| eUSCI_A0 (see 表 6-34)                   | 05C0h        | 000h-01Fh               |
| eUSCI_A1 (see 表 6-35)                   | 05E0h        | 000h-01Fh               |
| eUSCI_B0 (see 表 6-36)                   | 0640h        | 000h-02Fh               |
| ADC10_B (see 表 6-37)                    | 0700h        | 000h-03Fh               |
| Comparator_D (see 表 6-38)               | 08C0h        | 000h-00Fh               |



## 表 6-14. Special Function Registers (Base Address: 0100h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| SFR interrupt enable  | SFRIE1   | 00h    |
| SFR interrupt flag    | SFRIFG1  | 02h    |
| SFR reset pin control | SFRRPCR  | 04h    |

## 表 6-15. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| PMM Control 0        | PMMCTL0  | 00h    |
| PMM interrupt flags  | PMMIFG   | 0Ah    |
| PM5 control 0        | PM5CTL0  | 10h    |

#### 表 6-16. FRAM Control Registers (Base Address: 0140h)

| REGISTER DESCRIPTION | REGISTER  | OFFSET |
|----------------------|-----------|--------|
| FRAM control 0       | FRCTLCTL0 | 00h    |
| General control 0    | GCCTL0    | 04h    |
| General control 1    | GCCTL1    | 06h    |

#### 表 6-17. CRC16 Registers (Base Address: 0150h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
|-------------------------------|-----------|--------|
| CRC data input                | CRC16DI   | 00h    |
| CRC data input reverse byte   | CRCDIRB   | 02h    |
| CRC initialization and result | CRCINIRES | 04h    |
| CRC result reverse byte       | CRCRESR   | 06h    |

#### 表 6-18. Watchdog Registers (Base Address: 015Ch)

| REGISTER DESCRIPTION   | REGISTER | OFFSET |
|------------------------|----------|--------|
| Watchdog timer control | WDTCTL   | 00h    |

## 表 6-19. CS Registers (Base Address: 0160h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| CS control 0         | CSCTL0   | 00h    |
| CS control 1         | CSCTL1   | 02h    |
| CS control 2         | CSCTL2   | 04h    |
| CS control 3         | CSCTL3   | 06h    |
| CS control 4         | CSCTL4   | 08h    |
| CS control 5         | CSCTL5   | 0Ah    |
| CS control 6         | CSCTL6   | 0Ch    |



## 表 6-20. SYS Registers (Base Address: 0180h)

| REGISTER DESCRIPTION        | REGISTER  | OFFSET |
|-----------------------------|-----------|--------|
| System control              | SYSCTL    | 00h    |
| JTAG mailbox control        | SYSJMBC   | 06h    |
| JTAG mailbox input 0        | SYSJMBI0  | 08h    |
| JTAG mailbox input 1        | SYSJMBI1  | 0Ah    |
| JTAG mailbox output 0       | SYSJMBO0  | 0Ch    |
| JTAG mailbox output 1       | SYSJMBO1  | 0Eh    |
| Bus Error vector generator  | SYSBERRIV | 18h    |
| User NMI vector generator   | SYSUNIV   | 1Ah    |
| System NMI vector generator | SYSSNIV   | 1Ch    |
| Reset vector generator      | SYSRSTIV  | 1Eh    |

## 表 6-21. Shared Reference Registers (Base Address: 01B0h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| Shared reference control | REFCTL   | 00h    |

## 表 6-22. Port P1, P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P1 input                  | P1IN     | 00h    |
| Port P1 output                 | P1OUT    | 02h    |
| Port P1 direction              | P1DIR    | 04h    |
| Port P1 pullup/pulldown enable | P1REN    | 06h    |
| Port P1 selection 0            | P1SEL0   | 0Ah    |
| Port P1 selection 1            | P1SEL1   | 0Ch    |
| Port P1 interrupt vector word  | P1IV     | 0Eh    |
| Port P1 complement selection   | P1SELC   | 16h    |
| Port P1 interrupt edge select  | P1IES    | 18h    |
| Port P1 interrupt enable       | P1IE     | 1Ah    |
| Port P1 interrupt flag         | P1IFG    | 1Ch    |
| Port P2 input                  | P2IN     | 01h    |
| Port P2 output                 | P2OUT    | 03h    |
| Port P2 direction              | P2DIR    | 05h    |
| Port P2 pullup/pulldown enable | P2REN    | 07h    |
| Port P2 selection 0            | P2SEL0   | 0Bh    |
| Port P2 selection 1            | P2SEL1   | 0Dh    |
| Port P2 complement selection   | P2SELC   | 17h    |
| Port P2 interrupt vector word  | P2IV     | 1Eh    |
| Port P2 interrupt edge select  | P2IES    | 19h    |
| Port P2 interrupt enable       | P2IE     | 1Bh    |
| Port P2 interrupt flag         | P2IFG    | 1Dh    |



## 表 6-23. Port P3, P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P3 input                  | P3IN     | 00h    |
| Port P3 output                 | P3OUT    | 02h    |
| Port P3 direction              | P3DIR    | 04h    |
| Port P3 pullup/pulldown enable | P3REN    | 06h    |
| Port P3 selection 0            | P3SEL0   | 0Ah    |
| Port P3 selection 1            | P3SEL1   | 0Ch    |
| Port P3 interrupt vector word  | P3IV     | 0Eh    |
| Port P3 complement selection   | P3SELC   | 16h    |
| Port P3 interrupt edge select  | P3IES    | 18h    |
| Port P3 interrupt enable       | P3IE     | 1Ah    |
| Port P3 interrupt flag         | P3IFG    | 1Ch    |
| Port P4 input                  | P4IN     | 01h    |
| Port P4 output                 | P4OUT    | 03h    |
| Port P4 direction              | P4DIR    | 05h    |
| Port P4 pullup/pulldown enable | P4REN    | 07h    |
| Port P4 selection 0            | P4SEL0   | 0Bh    |
| Port P4 selection 1            | P4SEL1   | 0Dh    |
| Port P4 complement selection   | P4SELC   | 17h    |
| Port P4 interrupt vector word  | P4IV     | 1Eh    |
| Port P4 interrupt edge select  | P4IES    | 19h    |
| Port P4 interrupt enable       | P4IE     | 1Bh    |
| Port P4 interrupt flag         | P4IFG    | 1Dh    |

## 表 6-24. Port J Registers (Base Address: 0320h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port PJ input                  | PJIN     | 00h    |
| Port PJ output                 | PJOUT    | 02h    |
| Port PJ direction              | PJDIR    | 04h    |
| Port PJ pullup/pulldown enable | PJREN    | 06h    |
| Port PJ selection 0            | PJSEL0   | 0Ah    |
| Port PJ selection 1            | PJSEL1   | 0Ch    |
| Port PJ complement selection   | PJSELC   | 16h    |



## 表 6-25. TA0 Registers (Base Address: 0340h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA0 control               | TA0CTL   | 00h    |
| Capture/compare control 0 | TA0CCTL0 | 02h    |
| Capture/compare control 1 | TA0CCTL1 | 04h    |
| Capture/compare control 2 | TA0CCTL2 | 06h    |
| TA0 counter               | TAOR     | 10h    |
| Capture/compare 0         | TA0CCR0  | 12h    |
| Capture/compare 1         | TA0CCR1  | 14h    |
| Capture/compare 2         | TA0CCR2  | 16h    |
| TA0 expansion 0           | TA0EX0   | 20h    |
| TA0 interrupt vector      | TAOIV    | 2Eh    |

## 表 6-26. TA1 Registers (Base Address: 0380h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA1 control               | TA1CTL   | 00h    |
| Capture/compare control 0 | TA1CCTL0 | 02h    |
| Capture/compare control 1 | TA1CCTL1 | 04h    |
| Capture/compare control 2 | TA1CCTL2 | 06h    |
| TA1 counter               | TA1R     | 10h    |
| Capture/compare 0         | TA1CCR0  | 12h    |
| Capture/compare 1         | TA1CCR1  | 14h    |
| Capture/compare 2         | TA1CCR2  | 16h    |
| TA1 expansion 0           | TA1EX0   | 20h    |
| TA1 interrupt vector      | TA1IV    | 2Eh    |

## 表 6-27. TB0 Registers (Base Address: 03C0h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TB0 control               | TB0CTL   | 00h    |
| Capture/compare control 0 | TB0CCTL0 | 02h    |
| Capture/compare control 1 | TB0CCTL1 | 04h    |
| Capture/compare control 2 | TB0CCTL2 | 06h    |
| TB0 counter               | TB0R     | 10h    |
| Capture/compare 0         | TB0CCR0  | 12h    |
| Capture/compare 1         | TB0CCR1  | 14h    |
| Capture/compare 2         | TB0CCR2  | 16h    |
| TB0 expansion 0           | TB0EX0   | 20h    |
| TB0 interrupt vector      | TB0IV    | 2Eh    |



## 表 6-28. TB1 Registers (Base Address: 0400h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TB1 control               | TB1CTL   | 00h    |
| Capture/compare control 0 | TB1CCTL0 | 02h    |
| Capture/compare control 1 | TB1CCTL1 | 04h    |
| Capture/compare control 2 | TB1CCTL2 | 06h    |
| TB1 counter               | TB1R     | 10h    |
| Capture/compare 0         | TB1CCR0  | 12h    |
| Capture/compare 1         | TB1CCR1  | 14h    |
| Capture/compare 2         | TB1CCR2  | 16h    |
| TB1 expansion 0           | TB1EX0   | 20h    |
| TB1 interrupt vector      | TB1IV    | 2Eh    |

## 表 6-29. TB2 Registers (Base Address: 0440h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TB2 control               | TB2CTL   | 00h    |
| Capture/compare control 0 | TB2CCTL0 | 02h    |
| Capture/compare control 1 | TB2CCTL1 | 04h    |
| Capture/compare control 2 | TB2CCTL2 | 06h    |
| TB2 counter               | TB2R     | 10h    |
| Capture/compare 0         | TB2CCR0  | 12h    |
| Capture/compare 1         | TB2CCR1  | 14h    |
| Capture/compare 2         | TB2CCR2  | 16h    |
| TB2 expansion 0           | TB2EX0   | 20h    |
| TB2 interrupt vector      | TB2IV    | 2Eh    |



## 表 6-30. Real-Time Clock Registers (Base Address: 04A0h)

| REGISTER DESCRIPTION              | REGISTER        | OFFSET |
|-----------------------------------|-----------------|--------|
| RTC control 0                     | RTCCTL0         | 00h    |
| RTC control 1                     | RTCCTL1         | 01h    |
| RTC control 2                     | RTCCTL2         | 02h    |
| RTC control 3                     | RTCCTL3         | 03h    |
| RTC prescaler 0 control           | RTCPS0CTL       | 08h    |
| RTC prescaler 1 control           | RTCPS1CTL       | 0Ah    |
| RTC prescaler 0                   | RTCPS0          | 0Ch    |
| RTC prescaler 1                   | RTCPS1          | 0Dh    |
| RTC interrupt vector word         | RTCIV           | 0Eh    |
| RTC seconds, RTC counter 1        | RTCSEC, RTCNT1  | 10h    |
| RTC minutes, RTC counter 2        | RTCMIN, RTCNT2  | 11h    |
| RTC hours, RTC counter 3          | RTCHOUR, RTCNT3 | 12h    |
| RTC day of week, RTC counter 4    | RTCDOW, RTCNT4  | 13h    |
| RTC days                          | RTCDAY          | 14h    |
| RTC month                         | RTCMON          | 15h    |
| RTC year low                      | RTCYEARL        | 16h    |
| RTC year high                     | RTCYEARH        | 17h    |
| RTC alarm minutes                 | RTCAMIN         | 18h    |
| RTC alarm hours                   | RTCAHOUR        | 19h    |
| RTC alarm day of week             | RTCADOW         | 1Ah    |
| RTC alarm days                    | RTCADAY         | 1Bh    |
| Binary-to-BCD conversion register | BIN2BCD         | 1Ch    |
| BCD-to-binary conversion register | BCD2BIN         | 1Eh    |



## 表 6-31. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                                    | REGISTER  | OFFSET |
|---------------------------------------------------------|-----------|--------|
| 16-bit operand 1 – multiply                             | MPY       | 00h    |
| 16-bit operand 1 – signed multiply                      | MPYS      | 02h    |
| 16-bit operand 1 – multiply accumulate                  | MAC       | 04h    |
| 16-bit operand 1 – signed multiply accumulate           | MACS      | 06h    |
| 16-bit operand 2                                        | OP2       | 08h    |
| 16 x 16 result low word                                 | RESLO     | 0Ah    |
| 16 x 16 result high word                                | RESHI     | 0Ch    |
| 16 x 16 sum extension register                          | SUMEXT    | 0Eh    |
| 32-bit operand 1 – multiply low word                    | MPY32L    | 10h    |
| 32-bit operand 1 – multiply high word                   | MPY32H    | 12h    |
| 32-bit operand 1 – signed multiply low word             | MPYS32L   | 14h    |
| 32-bit operand 1 – signed multiply high word            | MPYS32H   | 16h    |
| 32-bit operand 1 – multiply accumulate low word         | MAC32L    | 18h    |
| 32-bit operand 1 – multiply accumulate high word        | MAC32H    | 1Ah    |
| 32-bit operand 1 – signed multiply accumulate low word  | MACS32L   | 1Ch    |
| 32-bit operand 1 – signed multiply accumulate high word | MACS32H   | 1Eh    |
| 32-bit operand 2 – low word                             | OP2L      | 20h    |
| 32-bit operand 2 – high word                            | OP2H      | 22h    |
| 32 × 32 result 0 – least significant word               | RES0      | 24h    |
| 32 x 32 result 1                                        | RES1      | 26h    |
| 32 x 32 result 2                                        | RES2      | 28h    |
| 32 × 32 result 3 – most significant word                | RES3      | 2Ah    |
| MPY32 control register 0                                | MPY32CTL0 | 2Ch    |



# 表 6-32. DMA Registers (Base Address DMA General Control: 0500h, DMA Channel 0: 0510h, DMA Channel 1: 0520h, DMA Channel 2: 0530h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 0 control                  | DMA0CTL  | 00h    |
| DMA channel 0 source address low       | DMA0SAL  | 02h    |
| DMA channel 0 source address high      | DMA0SAH  | 04h    |
| DMA channel 0 destination address low  | DMA0DAL  | 06h    |
| DMA channel 0 destination address high | DMA0DAH  | 08h    |
| DMA channel 0 transfer size            | DMA0SZ   | 0Ah    |
| DMA channel 1 control                  | DMA1CTL  | 00h    |
| DMA channel 1 source address low       | DMA1SAL  | 02h    |
| DMA channel 1 source address high      | DMA1SAH  | 04h    |
| DMA channel 1 destination address low  | DMA1DAL  | 06h    |
| DMA channel 1 destination address high | DMA1DAH  | 08h    |
| DMA channel 1 transfer size            | DMA1SZ   | 0Ah    |
| DMA channel 2 control                  | DMA2CTL  | 00h    |
| DMA channel 2 source address low       | DMA2SAL  | 02h    |
| DMA channel 2 source address high      | DMA2SAH  | 04h    |
| DMA channel 2 destination address low  | DMA2DAL  | 06h    |
| DMA channel 2 destination address high | DMA2DAH  | 08h    |
| DMA channel 2 transfer size            | DMA2SZ   | 0Ah    |
| DMA module control 0                   | DMACTL0  | 00h    |
| DMA module control 1                   | DMACTL1  | 02h    |
| DMA module control 2                   | DMACTL2  | 04h    |
| DMA module control 3                   | DMACTL3  | 06h    |
| DMA module control 4                   | DMACTL4  | 08h    |
| DMA interrupt vector                   | DMAIV    | 0Ah    |

## 表 6-33. MPU Control Registers (Base Address: 05A0h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| MPU control 0         | MPUCTL0  | 00h    |
| MPU control 1         | MPUCTL1  | 02h    |
| MPU segmentation      | MPUSEG   | 04h    |
| MPU access management | MPUSAM   | 06h    |



## 表 6-34. eUSCI\_A0 Registers (Base Address: 05C0h)

| REGISTER DESCRIPTION          | REGISTER   | OFFSET |
|-------------------------------|------------|--------|
| eUSCI_A control word 0        | UCA0CTLW0  | 00h    |
| eUSCI _A control word 1       | UCA0CTLW1  | 02h    |
| eUSCI_A baud rate 0           | UCA0BR0    | 06h    |
| eUSCI_A baud rate 1           | UCA0BR1    | 07h    |
| eUSCI_A modulation control    | UCA0MCTLW  | 08h    |
| eUSCI_A status                | UCA0STAT   | 0Ah    |
| eUSCI_A receive buffer        | UCA0RXBUF  | 0Ch    |
| eUSCI_A transmit buffer       | UCA0TXBUF  | 0Eh    |
| eUSCI_A LIN control           | UCA0ABCTL  | 10h    |
| eUSCI_A IrDA transmit control | UCA0IRTCTL | 12h    |
| eUSCI_A IrDA receive control  | UCA0IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA0IE     | 1Ah    |
| eUSCI_A interrupt flags       | UCA0IFG    | 1Ch    |
| eUSCI_A interrupt vector word | UCA0IV     | 1Eh    |

## 表 6-35. eUSCI\_A1 Registers (Base Address: 05E0h)

| REGISTER DESCRIPTION          | REGISTER   | OFFSET |
|-------------------------------|------------|--------|
| eUSCI_A control word 0        | UCA1CTLW0  | 00h    |
| eUSCI _A control word 1       | UCA1CTLW1  | 02h    |
| eUSCI_A baud rate 0           | UCA1BR0    | 06h    |
| eUSCI_A baud rate 1           | UCA1BR1    | 07h    |
| eUSCI_A modulation control    | UCA1MCTLW  | 08h    |
| eUSCI_A status                | UCA1STAT   | 0Ah    |
| eUSCI_A receive buffer        | UCA1RXBUF  | 0Ch    |
| eUSCI_A transmit buffer       | UCA1TXBUF  | 0Eh    |
| eUSCI_A LIN control           | UCA1ABCTL  | 10h    |
| eUSCI_A IrDA transmit control | UCA1IRTCTL | 12h    |
| eUSCI_A IrDA receive control  | UCA1IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA1IE     | 1Ah    |
| eUSCI_A interrupt flags       | UCA1IFG    | 1Ch    |
| eUSCI_A interrupt vector word | UCA1IV     | 1Eh    |



## 表 6-36. eUSCI\_B0 Registers (Base Address: 0640h)

| REGISTER DESCRIPTION           | REGISTER    | OFFSET |
|--------------------------------|-------------|--------|
| eUSCI_B control word 0         | UCB0CTLW0   | 00h    |
| eUSCI_B control word 1         | UCB0CTLW1   | 02h    |
| eUSCI_B bit rate 0             | UCB0BR0     | 06h    |
| eUSCI_B bit rate 1             | UCB0BR1     | 07h    |
| eUSCI_B status word            | UCB0STATW   | 08h    |
| eUSCI_B byte counter threshold | UCB0TBCNT   | 0Ah    |
| eUSCI_B receive buffer         | UCB0RXBUF   | 0Ch    |
| eUSCI_B transmit buffer        | UCB0TXBUF   | 0Eh    |
| eUSCI_B I2C own address 0      | UCB0I2COA0  | 14h    |
| eUSCI_B I2C own address 1      | UCB0I2COA1  | 16h    |
| eUSCI_B I2C own address 2      | UCB0I2COA2  | 18h    |
| eUSCI_B I2C own address 3      | UCB0I2COA3  | 1Ah    |
| eUSCI_B received address       | UCB0ADDRX   | 1Ch    |
| eUSCI_B address mask           | UCB0ADDMASK | 1Eh    |
| eUSCI I2C slave address        | UCB0I2CSA   | 20h    |
| eUSCI interrupt enable         | UCB0IE      | 2Ah    |
| eUSCI interrupt flags          | UCB0IFG     | 2Ch    |
| eUSCI interrupt vector word    | UCB0IV      | 2Eh    |

## 表 6-37. ADC10\_B Registers (Base Address: 0700h)

| REGISTER DESCRIPTION                     | REGISTER   | OFFSET |
|------------------------------------------|------------|--------|
| ADC10_B control 0                        | ADC10CTL0  | 00h    |
| ADC10_B control 1                        | ADC10CTL1  | 02h    |
| ADC10_B control 2                        | ADC10CTL2  | 04h    |
| ADC10_B window comparator low threshold  | ADC10LO    | 06h    |
| ADC10_B window comparator high threshold | ADC10HI    | 08h    |
| ADC10_B memory control 0                 | ADC10MCTL0 | 0Ah    |
| ADC10_B conversion memory                | ADC10MEM0  | 12h    |
| ADC10_B Interrupt enable                 | ADC10IE    | 1Ah    |
| ADC10_B interrupt flags                  | ADC10IGH   | 1Ch    |
| ADC10_B interrupt vector word            | ADC10IV    | 1Eh    |

## 表 6-38. Comparator\_D Registers (Base Address: 08C0h)

| REGISTER DESCRIPTION               | REGISTER | OFFSET |
|------------------------------------|----------|--------|
| Comparator_D control 0             | CDCTL0   | 00h    |
| Comparator_D control 1             | CDCTL1   | 02h    |
| Comparator_D control 2             | CDCTL2   | 04h    |
| Comparator_D control 3             | CDCTL3   | 06h    |
| Comparator_D interrupt             | CDINT    | 0Ch    |
| Comparator_D interrupt vector word | CDIV     | 0Eh    |



## 6.11 Input/Output Diagrams

## 6.11.1 Port P1 (P1.0 to P1.2) Input/Output With Schmitt Trigger

图 6-9 shows the port diagram. 表 6-39 summarizes the selection of the pin functions.



图 6-9. Port P1 (P1.0 to P1.2) Diagram



#### 表 6-39. Port P1 (P1.0 to P1.2) Pin Functions

| PIN NAME (P1.x)                       | x | FUNCTION                                                                                                      | CONTROL BITS OR SIGNALS |          |          |
|---------------------------------------|---|---------------------------------------------------------------------------------------------------------------|-------------------------|----------|----------|
|                                       |   |                                                                                                               | P1DIR.x                 | P1SEL1.x | P1SEL0.x |
|                                       | 0 | P1.0 (I/O)                                                                                                    | I: 0; O: 1              | 0        | 0        |
|                                       |   | TA0.CCI1A                                                                                                     | 0                       | 0        | 1        |
|                                       |   | TA0.1                                                                                                         | 1                       |          |          |
| P1.0/TA0.1/DMAE0/RTCCLK/A0/CD0/VeREF- |   | DMAE0                                                                                                         | 0                       | - 1      | 0        |
|                                       |   | RTCCLK                                                                                                        | 1                       |          |          |
|                                       |   | A0 <sup>(1)</sup> <sup>(2)</sup><br>CD0 <sup>(1)</sup> <sup>(3)</sup><br>VeREF- <sup>(1)</sup> <sup>(2)</sup> | Х                       | 1        | 1        |
|                                       |   | P1.1 (I/O)                                                                                                    | I: 0; O: 1              | 0        | 0        |
|                                       |   | TA0.CCI2A                                                                                                     | 0                       | 0        | 1        |
|                                       |   | TA0.2                                                                                                         | 1                       |          |          |
| P1.1/TA0.2/TA1CLK/CDOUT/A1/CD1/VeREF+ | 1 | TA1CLK                                                                                                        | 0                       | 1        | 0        |
|                                       |   | CDOUT                                                                                                         | 1                       |          |          |
|                                       |   | A1 (1) (2)<br>CD1 (1) (3)<br>VeREF+ (1) (2)                                                                   | х                       | 1        | 1        |
|                                       |   | P1.2 (I/O)                                                                                                    | I: 0; O: 1              | 0        | 0        |
| P1.2/TA1.1/TA0CLK/CDOUT/A2/CD2        |   | TA1.CCI1A                                                                                                     | 0                       | - 0      | 1        |
|                                       |   | TA1.1 1                                                                                                       | U                       | '        |          |
|                                       | 2 | TA0CLK                                                                                                        | 0                       | 1        | 0        |
|                                       |   | CDOUT                                                                                                         | 1                       |          |          |
|                                       |   | A2 <sup>(1)</sup> <sup>(2)</sup> CD2 <sup>(1)</sup> <sup>(3)</sup>                                            | х                       | 1        | 1        |

Setting P1SEL1.x and P1SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

Not available on all devices and package types.

Setting the CDPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CDx input pin to the comparator multiplexer with the CDx bits automatically disables output driver and input buffer for that pin, regardless of the state of the associated CDPD.x bit.

## 6.11.2 Port P1 (P1.3 to P1.5) Input/Output With Schmitt Trigger

图 6-10 shows the port diagram. 表 6-40 summarizes the selection of the pin functions.



图 6-10. Port P1 (P1.3 to P1.5) Diagram



## 表 6-40. Port P1 (P1.3 to P1.5) Pin Functions

| PIN NAME (P1.x)           |   | FUNCTION                                                           | CONTROL BITS OR SIGNALS |          |          |
|---------------------------|---|--------------------------------------------------------------------|-------------------------|----------|----------|
|                           | Х |                                                                    | P1DIR.x                 | P1SEL1.x | P1SEL0.x |
| P1.3/TA1.2/UCB0STE/A3/CD3 | 3 | P1.3 (I/O)                                                         | I: 0; O: 1              | 0        | 0        |
|                           |   | TA1.CCI2A                                                          | 0                       | 0        | 1        |
|                           |   | TA1.2                                                              | 1                       |          |          |
|                           |   | UCB0STE                                                            | X <sup>(1)</sup>        | 1        | 0        |
|                           |   | A3 <sup>(2)</sup> <sup>(3)</sup> CD3 <sup>(2)</sup> <sup>(4)</sup> | ×                       | 1        | 1        |
| P1.4/TB0.1/UCA0STE/A4/CD4 |   | P1.4 (I/O)                                                         | l: 0; O: 1              | 0        | 0        |
|                           |   | TB0.CCI1A                                                          | 0                       | 0        |          |
|                           | 4 | TB0.1 1 UCA0STE X (5)                                              | 0                       | ı        |          |
|                           |   |                                                                    | 1                       | 0        |          |
|                           |   | A4 <sup>(2)</sup> <sup>(3)</sup> CD4 <sup>(2)</sup> <sup>(4)</sup> | ×                       | 1        | 1        |
| P1.5/TB0.2/UCA0CLK/A5/CD5 |   | P1.5(I/O)                                                          | I: 0; O: 1              | 0        | 0        |
|                           |   | TB0.CCI2A                                                          | 0                       | 0        | 1        |
|                           | 5 | TB0.2                                                              | 1                       |          |          |
|                           |   | UCA0CLK                                                            | X <sup>(5)</sup>        | 1        | 0        |
|                           |   | A5 <sup>(2) (3)</sup><br>CD5 <sup>(2) (4)</sup>                    | X                       | 1        | 1        |

<sup>(1)</sup> Direction controlled by eUSCI\_B0 module.

<sup>(2)</sup> Setting P1SEL1.x and P1SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(3)</sup> Not available on all devices and package types.

<sup>(4)</sup> Setting the CDPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CDx input pin to the comparator multiplexer with the CDx bits automatically disables output driver and input buffer for that pin, regardless of the state of the associated CDPD.x bit

<sup>(5)</sup> Direction controlled by eUSCI\_A0 module.

## 6.11.3 Port P1 (P1.6 and P1.7) Input/Output With Schmitt Trigger

图 6-11 shows the port diagram. 表 6-41 summarizes the selection of the pin functions.



图 6-11. Port P1 (P1.6 and P1.7) Diagram

表 6-41. Port P1 (P1.6 and P1.7) Pin Functions

| PIN NAME (P1.x)                   | x | FUNCTION             | CONTROL BITS OR SIGNALS |          |          |
|-----------------------------------|---|----------------------|-------------------------|----------|----------|
|                                   |   |                      | P1DIR.x                 | P1SEL1.x | P1SEL0.x |
| P1.6/TB1.1/UCB0SIMO/UCB0SDA/TA0.0 | 6 | P1.6 (I/O)           | I: 0; O: 1              | 0        | 0        |
|                                   |   | TB1.CCI1A (1)        | 0                       | 0        | 1        |
|                                   |   | TB1.1 <sup>(1)</sup> | 1                       |          |          |
|                                   |   | UCB0SIMO/UCB0SDA     | X <sup>(2)</sup>        | 1        | 0        |
|                                   |   | TA0.CCI0A            | 0                       | 1        | 1        |
|                                   |   | TA0.0                | 1                       |          |          |
| P1.7/TB1.2/UCB0SOMI/UCB0SCL/TA1.0 |   | P1.7 (I/O)           | I: 0; O: 1              | 0        | 0        |
|                                   |   | TB1.CCI2A (1)        | 0                       | 0        | 4        |
|                                   | 7 | TB1.2 <sup>(1)</sup> | 1                       | 0        | '        |
|                                   | / | UCB0SOMI/UCB0SCL     | X <sup>(2)</sup>        | 1        | 0        |
|                                   |   | TA1.CCI0A            | 0                       | 4        | 1        |
|                                   |   | TA1.0                | 1                       | ] 1      |          |

<sup>(1)</sup> Not available on all devices and package types.

<sup>(2)</sup> Direction controlled by eUSCI\_B0 module.



#### 6.11.4 Port P2 (P2.0 to P2.2) Input/Output With Schmitt Trigger

图 6-12 shows the port diagram. 表 6-42 summarizes the selection of the pin functions.



图 6-12. Port P2 (P2.0 to P2.2) Diagram

表 6-42. Port P2 (P2.0 to P2.2) Pin Functions

| DINIAME (DO.)                           |   | FUNCTION             | CONTRO           | OL BITS OR S | IGNALS   |
|-----------------------------------------|---|----------------------|------------------|--------------|----------|
| PIN NAME (P2.x)                         | Х | FUNCTION             | P2DIR.x          | P2SEL1.x     | P2SEL0.x |
|                                         |   | P2.0 (I/O)           | l: 0; O: 1       | 0            | 0        |
|                                         |   | TB2.CCI0A (1)        | 0                | 0            | 4        |
| P2.0/TB2.0/UCA0TXD/UCA0SIMO/TB0CLK/ACLK | 0 | TB2.0 <sup>(1)</sup> | 1                | 0            | 1        |
|                                         | U | UCA0TXD/UCA0SIMO     | X <sup>(2)</sup> | 1            | 0        |
|                                         |   | TB0CLK               | 0                | 4            | 4        |
|                                         |   | ACLK                 | 1                | 1            | 1        |
|                                         |   | P2.1 (I/O)           | I: 0; O: 1       | 0            | 0        |
|                                         |   | TB2.CCI1A (1)        | 0                |              | _        |
| DO 4/TDO 4/1/OA ODVD/I/JOA OO OMI/TDO O |   | TB2.1 <sup>(1)</sup> | 1                | 0            |          |
| P2.1/TB2.1/UCA0RXD/UCA0SOMI/TB0.0       | 1 | UCA0RXD/UCA0SOMI     | X <sup>(2)</sup> | 1            | 0        |
|                                         |   | TB0.CCI0A            | 0                | 4            | 4        |
|                                         |   | TB0.0                | 1                | 1            | 1        |
|                                         |   | P2.2 (I/O)           | I: 0; O: 1       | 0            | 0        |
|                                         |   | TB2.CCI2A (1)        | 0                |              | _        |
| P2.2/TB2.2/UCB0CLK/TB1.0                |   | TB2.2 <sup>(1)</sup> | 1                | 0            | 1        |
|                                         | 2 | UCB0CLK              | X <sup>(3)</sup> | 1            | 0        |
|                                         |   | TB1.CCI0A (1)        | 0                |              | _        |
|                                         |   | TB1.0 <sup>(1)</sup> | 1                | 1            | 1        |

<sup>(1)</sup> Not available on all devices and package types.

<sup>(2)</sup> Direction controlled by eUSCI\_A0 module.

<sup>(3)</sup> Direction controlled by eUSCI\_B0 module.

#### 6.11.5 Port P2 (P2.3 and P2.4) Input/Output With Schmitt Trigger

图 6-13 shows the port diagram. 表 6-43 summarizes the selection of the pin functions.



图 6-13. Port P2 (P2.3 and P2.4) Diagram



#### 表 6-43. Port P2 (P2.3 and P2.4) Pin Functions

| DINI NAME (D2 v)                        |   | FUNCTION                                         | CONTR            | CONTROL BITS OR SIGNALS |          |  |  |
|-----------------------------------------|---|--------------------------------------------------|------------------|-------------------------|----------|--|--|
| PIN NAME (P2.x)                         | X | FUNCTION                                         | P2DIR.x          | P2SEL1.x                | P2SEL0.x |  |  |
|                                         |   | P2.3 (I/O)                                       | I: 0; O: 1       | 0                       | 0        |  |  |
| P2.3/TA0.0/UCA1STE/A6/CD10              |   | TA0.CCI0B                                        | 0                | 0                       | 1        |  |  |
|                                         | 3 | TA0.0                                            | 1                | U                       | 1        |  |  |
|                                         |   | UCA1STE                                          | X <sup>(1)</sup> | 1                       | 0        |  |  |
|                                         |   | A6 <sup>(2) (3)</sup><br>CD10 <sup>(2) (4)</sup> | х                | 1                       | 1        |  |  |
|                                         |   | P2.4 (I/O)                                       | I: 0; O: 1       | 0                       | 0        |  |  |
|                                         |   | TA1.CCI0B                                        | 0                | 0                       | 1        |  |  |
| P2.4/TA1.0/UCA1CLK/A7/CD11              | 4 | TA1.0                                            | 1                | U                       | '        |  |  |
| 1 21 1/1 1/11.5/ 00/ 11021 1/1 1/1021 1 |   | UCA1CLK                                          | X <sup>(1)</sup> | 1                       | 0        |  |  |
|                                         |   | A7 <sup>(2) (3)</sup><br>CD11 <sup>(2) (4)</sup> | х                | 1                       | 1        |  |  |

Direction controlled by eUSCI\_A1 module.

Setting P2SEL1.x and P2SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when (2)applying analog signals.

Not available on all devices and package types.

Setting the CDPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CDx input pin to the comparator multiplexer with the CDx bits automatically disables output driver and input buffer for that pin, regardless of the state of the associated CDPD.x bit.

### 6.11.6 Port P2 (P2.5 and P2.6) Input/Output With Schmitt Trigger

图 6-14 shows the port diagram. 表 6-44 summarizes the selection of the pin functions.



图 6-14. Port P2 (P2.5 and P2.6) Diagram

#### 表 6-44. Port P2 (P2.5 and P2.6) Pin Functions

| DINI NAME (D2 v)               |   | FUNCTION                 | CONTROL BITS OR SIGNALS |          |          |  |
|--------------------------------|---|--------------------------|-------------------------|----------|----------|--|
| PIN NAME (P2.x)                | Х | FUNCTION                 | P2DIR.x                 | P2SEL1.x | P2SEL0.x |  |
|                                |   | P2.5(I/O) <sup>(1)</sup> | I: 0; O: 1              | 0        | 0        |  |
| P2.5/TB0.0/UCA1TXD/UCA1SIMO    | _ | TB0.CCI0B (1)            | 0                       | 0        |          |  |
|                                | 5 | TB0.0 <sup>(1)</sup>     | 1 0                     |          | '        |  |
|                                |   | UCA1TXD/UCA1SIMO (1)     | X <sup>(2)</sup>        | 1        | 0        |  |
|                                |   | P2.6(I/O) <sup>(1)</sup> | I: 0; O: 1              | 0        | 0        |  |
| DO C/TD4 O/LICA4 DVD/LICA4 COM |   | TB1.CCI0B (1)            | 0                       | 0        | 4        |  |
| P2.6/TB1.0/UCA1RXD/UCA1SOMI    | 6 | TB1.0 <sup>(1)</sup>     | 1 0                     |          | 1        |  |
|                                |   | UCA1RXD/UCA1SOMI (1)     | X <sup>(2)</sup>        | 1        | 0        |  |

Not available on all devices and package types.

Direction controlled by eUSCI\_A1 module.



#### 6.11.7 Port P2 (P2.7) Input/Output With Schmitt Trigger

图 6-15 shows the port diagram. 表 6-45 summarizes the selection of the pin functions.



图 6-15. Port P2 (P2.7) Diagram

#### 表 6-45. Port P2 (P2.7) Pin Functions

| DIN NAME (D2 v) | v | FUNCTION                 | CONTROL BITS OR SIGNALS |          |          |  |  |
|-----------------|---|--------------------------|-------------------------|----------|----------|--|--|
| PIN NAME (P2.x) | Х | FUNCTION                 | P2DIR.x                 | P2SEL1.x | P2SEL0.x |  |  |
| P2.7            | 7 | P2.7(I/O) <sup>(1)</sup> | I: 0; O: 1              | 0        | 0        |  |  |

#### 6.11.8 Port P3 (P3.0 to P3.3) Input/Output With Schmitt Trigger

图 6-16 shows the port diagram. 表 6-46 summarizes the selection of the pin functions.



图 6-16. Port P3 (P3.0 to P3.3) Diagram



#### 表 6-46. Port P3 (P3.0 to P3.3) Pin Functions

| DIN NAME (D2 v) |   | FUNCTION                                                             | CONTROL BITS OR SIGNALS |          |          |  |  |
|-----------------|---|----------------------------------------------------------------------|-------------------------|----------|----------|--|--|
| PIN NAME (P3.x) | Х | FUNCTION                                                             | P3DIR.x                 | P3SEL1.x | P3SEL0.x |  |  |
|                 |   | P3.0 (I/O)                                                           | I: 0; O: 1              | 0        | 0        |  |  |
| P3.0/A12/CD12   | 0 | A12 <sup>(1)</sup> <sup>(2)</sup> CD12 <sup>(1)</sup> <sup>(3)</sup> | Х                       | 1        | 1        |  |  |
|                 |   | P3.1 (I/O)                                                           | I: 0; O: 1              | 0        | 0        |  |  |
| P3.1/A13/CD13   | 1 | A13 <sup>(1)</sup> <sup>(2)</sup> CD13 <sup>(1)</sup> <sup>(3)</sup> | Х                       | 1        | 1        |  |  |
|                 |   | P3.2 (I/O)                                                           | I: 0; O: 1              | 0        | 0        |  |  |
| P3.2/A14/CD14   | 2 | A14 <sup>(1)</sup> <sup>(2)</sup> CD14 <sup>(1)</sup> <sup>(3)</sup> | Х                       | 1        | 1        |  |  |
|                 |   | P3.3 (I/O)                                                           | I: 0; O: 1              | 0        | 0        |  |  |
| P3.3/A15/CD15   | 3 | A15 <sup>(1)</sup> <sup>(2)</sup> CD15 <sup>(1)</sup> <sup>(3)</sup> | Х                       | 1        | 1        |  |  |

<sup>(1)</sup> Setting P1SEL1.x and P1SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(2)</sup> Not available on all devices and package types.

<sup>(3)</sup> Setting the CDPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CDx input pin to the comparator multiplexer with the CDx bits automatically disables output driver and input buffer for that pin, regardless of the state of the associated CDPD.x bit.

#### 6.11.9 Port P3 (P3.4 to P3.6) Input/Output With Schmitt Trigger

图 6-17 shows the port diagram. 表 6-47 summarizes the selection of the pin functions.



图 6-17. Port P3 (P3.4 to P3.6) Diagram

#### 表 6-47. Port P3 (P3.4 to P3.6) Pin Functions

| DIN NAME (D2 v)         | ., | FUNCTION                  | CONTROL BITS OR SIGNALS |          |          |  |
|-------------------------|----|---------------------------|-------------------------|----------|----------|--|
| PIN NAME (P3.x)         | Х  | FUNCTION                  | P3DIR.x                 | P3SEL1.x | P3SEL0.x |  |
|                         |    | P3.4 (I/O) <sup>(1)</sup> | I: 0; O: 1              | 0        | 0        |  |
| P3.4/TB1.1/TB2CLK/SMCLK |    | TB1.CCI1B (1)             | 0                       | 0        | 4        |  |
|                         | 4  | TB1.1 <sup>(1)</sup>      | 1                       | 0        | 1        |  |
|                         |    | TB2CLK (1)                | 0                       | 1        | 1        |  |
|                         |    | SMCLK (1)                 | 1                       | 1        |          |  |
|                         |    | P3.5 (I/O) <sup>(1)</sup> | I: 0; O: 1              | 0        | 0        |  |
| P2 5/TP4 0/CPOUT        | 5  | TB1.CCI2B (1)             | 0                       | 0        |          |  |
| P3.5/TB1.2/CDOUT        | 5  | TB1.2 <sup>(1)</sup>      | 1                       | 0        | 1        |  |
|                         |    | CDOUT (1)                 | 1                       | 1        | 1        |  |
|                         |    | P3.6 (I/O) <sup>(1)</sup> | I: 0; O: 1              | 0        | 0        |  |
| DO C/TDO A/TDACLIV      | _  | TB2.CCI1B (1)             | 0                       | 0        | 4        |  |
| P3.6/TB2.1/TB1CLK       | 6  | TB2.1 <sup>(1)</sup>      | 1                       | 0        | ı        |  |
|                         |    | TB1CLK (1)                | 0                       | 1        | 1        |  |

<sup>(1)</sup> Not available on all devices and package types.



#### 6.11.10 Port Port P3 (P3.7) Input/Output With Schmitt Trigger

图 6-18 shows the port diagram. 表 6-48 summarizes the selection of the pin functions.



图 6-18. Port P3 (P3.7) Diagram

#### 表 6-48. Port P3 (P3.7) Pin Functions

| DIN NAME (D2 v) |   | FUNCTION                  | CONTRO     | L BITS OR | SIGNALS  |
|-----------------|---|---------------------------|------------|-----------|----------|
| PIN NAME (P3.x) | Х | FUNCTION                  | P3DIR.x    | P3SEL1.x  | P3SEL0.x |
|                 |   | P3.7 (I/O) <sup>(1)</sup> | I: 0; O: 1 | 0         | 0        |
| P3.7/TB2.2      | 7 | TB2.CCI2B (1)             | 0          | 0         | 4        |
|                 |   | TB2.2 <sup>(1)</sup>      | 1          | U         | <b> </b> |



#### 6.11.11 Port Port P4 (P4.0) Input/Output With Schmitt Trigger

图 6-19 shows the port diagram. 表 6-49 summarizes the selection of the pin functions.



图 6-19. Port P4 (P4.0) Diagram

#### 表 6-49. Port P4 (P4.0) Pin Functions

| DIN NAME (D4 v) |   | FUNCTION                  | CONTRO     | L BITS OR | SIGNALS  |
|-----------------|---|---------------------------|------------|-----------|----------|
| PIN NAME (P4.x) | X | FUNCTION                  | P4DIR.x    | P4SEL1.x  | P4SEL0.x |
|                 |   | P4.0 (I/O) <sup>(1)</sup> | I: 0; O: 1 | 0         | 0        |
| P4.0/TB2.0      | 0 | TB2.CCI0B (1)             | 0          | 0         | 4        |
|                 |   | TB2.0 <sup>(1)</sup>      | 1          | U         |          |



#### 6.11.12 Port Port P4 (P4.1) Input/Output With Schmitt Trigger

图 6-20 shows the port diagram. 表 6-50 summarizes the selection of the pin functions.



图 6-20. Port P4 (P4.1) Diagram

#### 表 6-50. Port P4 (P4.1) Pin Functions

| DINI NI ARME (D4 vs) |   | FUNCTION                  | CONTROL BITS OR SIGNAL |          |          |
|----------------------|---|---------------------------|------------------------|----------|----------|
| PIN NAME (P4.x)      | X | FUNCTION                  | P4DIR.x                | P4SEL1.x | P4SEL0.x |
| P4.1                 | 1 | P4.1 (I/O) <sup>(1)</sup> | I: 0; O: 1             | 0        | 0        |



# 6.11.13 Port Port PJ (PJ.0 to PJ.3) JTAG Pins TDO, TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output

图 6-21 and 图 6-22 show the port diagrams. 表 6-51 summarizes the selection of the pin functions.



图 6-21. Port PJ (PJ.0 to PJ.2) Diagram





图 6-22. Port PJ (PJ.3) Diagram



#### 表 6-51. Port PJ (PJ.0 to PJ.3) Pin Functions

| DIN NAME (D.L.)                |   | FUNCTION                  | CONTROL    | BITS OR S | IGNALS <sup>(1)</sup> |
|--------------------------------|---|---------------------------|------------|-----------|-----------------------|
| PIN NAME (PJ.x)                | х | FUNCTION                  | PJDIR.x    | PJSEL1.x  | PJSEL0.x              |
|                                |   | PJ.0 (I/O) <sup>(2)</sup> | I: 0; O: 1 | 0         | 0                     |
| PJ.0/TDO/TB0OUTH/SMCLK/CD6     |   | TDO <sup>(3)</sup>        | Х          | Х         | Х                     |
|                                | 0 | TB0OUTH                   | 0          | 0         | 4                     |
|                                |   | SMCLK                     | 1          | 0         | 1                     |
|                                |   | CD6                       | Х          | 1         | 1                     |
| PJ.1/TDI/TCLK/TB1OUTH/MCLK/CD7 |   | PJ.1 (I/O) (2)            | I: 0; O: 1 | 0         | 0                     |
|                                |   | TDI/TCLK (3) (4)          | Х          | Х         | Х                     |
|                                | 1 | TB1OUTH                   | 0          | 0         | 4                     |
|                                |   | MCLK                      | 1          |           | ı                     |
|                                |   | CD7                       | Х          | 1         | 1                     |
|                                |   | PJ.2 (I/O) <sup>(2)</sup> | I: 0; O: 1 | 0         | 0                     |
|                                |   | TMS (3) (4)               | Х          | Х         | Х                     |
| PJ.2/TMS/TB2OUTH/ACLK/CD8      | 2 | TB2OUTH                   | 0          |           | 4                     |
|                                |   | ACLK                      | 1          | 0         | 1                     |
|                                |   | CD8                       | Х          | 1         | 1                     |
|                                |   | PJ.3 (I/O) <sup>(2)</sup> | I: 0; O: 1 | 0         | 0                     |
| PJ.3/TCK/CD9                   | 3 | TCK (3) (4)               | Х          | Х         | Х                     |
|                                |   | CD9                       | Х          | 1         | 1                     |

<sup>(1)</sup> X = Don't care

<sup>2)</sup> Default condition

<sup>(3)</sup> The pin direction is controlled by the JTAG module. JTAG mode selection is made by the SYS module or by the Spy-Bi-Wire four-wire entry sequence. PJSEL1.x and PJSEL0.x have no effect in these cases.

<sup>(4)</sup> In JTAG mode, pullups are activated automatically on TMS, TCK, and TDI/TCLK. PJREN.x are don't care.



### 6.11.14 Port Port PJ (PJ.4 and PJ.5) Input/Output With Schmitt Trigger

图 6-23 and 图 6-24 show the port diagrams. 表 6-52 summarizes the selection of the pin functions.



图 6-23. Port PJ (PJ.4) Diagram

提交文档反馈意见



图 6-24. Port PJ (PJ.5) Diagram

表 6-52. Port PJ (PJ.4 and PJ.5) Pin Functions

|                 |   |                           | CONTROL BITS OR SIGNALS (1) |          |          |          |          |               |  |
|-----------------|---|---------------------------|-----------------------------|----------|----------|----------|----------|---------------|--|
| PIN NAME (P7.x) | X | FUNCTION                  | PJDIR.x                     | PJSEL1.5 | PJSEL0.5 | PJSEL1.4 | PJSEL0.4 | XT1<br>BYPASS |  |
|                 |   | PJ.4 (I/O)                | I: 0; O: 1                  | Х        | Х        | 0        | 0        | Χ             |  |
| PJ.4/XIN        | 4 | XIN crystal mode (2)      | Χ                           | Х        | Х        | 0        | 1        | 0             |  |
|                 |   | XIN bypass mode (2)       | Χ                           | Х        | Х        | 0        | 1        | 1             |  |
|                 |   | PJ.5 (I/O)                | I: 0; O: 1                  | 0        | 0        | 0        | 0        | Χ             |  |
| PJ.5/XOUT       | 5 | XOUT crystal mode         | Х                           | Х        | Х        | 0        | 1        | 0             |  |
|                 |   | PJ.5 (I/O) <sup>(3)</sup> | I: 0; O: 1                  | Х        | Х        | 0        | 1        | 1             |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting PJSEL1.4 = 0 and PJSEL0.4 = 1 causes the general-purpose I/O to be disabled. When XT1BYPASS = 0, PJ.4 and PJ.5 are configured for crystal operation and PJSEL1.5 and PJSEL0.5 are don't care. When XT1BYPASS = 1, PJ.4 is configured for bypass operation and PJ.5 is configured as general-purpose I/O.

<sup>(3)</sup> When PJ.4 is configured in bypass mode, PJ.5 is configured as general-purpose I/O.



#### 6.12 Device Descriptors (TLV)

 $\frac{1}{8}$  6-53 and  $\frac{1}{8}$  6-54 list the complete contents of the device descriptor tag-length-value (TLV) structure for each device type.

表 6-53. Device Descriptor Table (1)

| F           | COURTION                 | 4000000 |          |          | VALUE    |          |          |
|-------------|--------------------------|---------|----------|----------|----------|----------|----------|
| DES         | SCRIPTION                | ADDRESS | FR5729   | FR5728   | FR5727   | FR5726   | FR5725   |
|             | Info length              | 01A00h  | 05h      | 05h      | 05h      | 05h      | 05h      |
|             | CRC length               | 01A01h  | 05h      | 05h      | 05h      | 05h      | 05h      |
|             | CRC value                | 01A02h  | per unit |
| lata Dia da | CRC value                | 01A03h  | per unit |
| Info Block  | Device ID                | 01A04h  | 7Bh      | 7Ah      | 79h      | 74h      | 78h      |
|             | Device ID                | 01A05h  | 80h      | 80h      | 80h      | 81h      | 80h      |
|             | Hardware revision        | 01A06h  | per unit |
|             | Firmware revision        | 01A07h  | per unit |
|             | Die Record Tag           | 01A08h  | 08h      | 08h      | 08h      | 08h      | 08h      |
|             | Die record length        | 01A09h  | 0Ah      | 0Ah      | 0Ah      | 0Ah      | 0Ah      |
|             |                          | 01A0Ah  | per unit |
|             | Lethwofer ID             | 01A0Bh  | per unit |
|             | Lot/wafer ID             | 01A0Ch  | per unit |
| D: D        |                          | 01A0Dh  | per unit |
| Die Record  | Dia Vanaditian           | 01A0Eh  | per unit |
|             | Die X position           | 01A0Fh  | per unit |
|             | Dia Vanadita             | 01A10h  | per unit |
|             | Die Y position           | 01A11h  | per unit |
|             | <b>-</b>                 | 01A12h  | per unit |
|             | Test results             | 01A13h  | per unit |
|             | ADC10 calibration tag    | 01A14h  | 13h      | 13h      | 13h      | 05h      | 13h      |
|             | ADC10 calibration length | 01A15h  | 10h      | 10h      | 10h      | 10h      | 10h      |
|             | ADC goin footor          | 01A16h  | per unit | per unit | NA       | NA       | per unit |
|             | ADC gain factor          | 01A17h  | per unit | per unit | NA       | NA       | per unit |
|             | ADC -#+                  | 01A18h  | per unit | per unit | NA       | NA       | per unit |
|             | ADC offset               | 01A19h  | per unit | per unit | NA       | NA       | per unit |
|             | ADC 1.5-V reference      | 01A1Ah  | per unit | per unit | NA       | NA       | per unit |
| ADC10       | Temp. sensor 30°C        | 01A1Bh  | per unit | per unit | NA       | NA       | per unit |
| Calibration | ADC 1.5-V reference      | 01A1Ch  | per unit | per unit | NA       | NA       | per unit |
|             | Temp. sensor 85°C        | 01A1Dh  | per unit | per unit | NA       | NA       | per unit |
|             | ADC 2.0-V reference      | 01A1Eh  | per unit | per unit | NA       | NA       | per unit |
|             | Temp. sensor 30°C        | 01A1Fh  | per unit | per unit | NA       | NA       | per unit |
|             | ADC 2.0-V reference      | 01A20h  | per unit | per unit | NA       | NA       | per unit |
|             | Temp. sensor 85°C        | 01A21h  | per unit | per unit | NA       | NA       | per unit |
|             | ADC 2.5-V reference      | 01A22h  | per unit | per unit | NA       | NA       | per unit |
|             | Temp. sensor 30°C        | 01A23h  | per unit | per unit | NA       | NA       | per unit |
|             | ADC 2.5-V reference      | 01A24h  | per unit | per unit | NA       | NA       | per unit |
|             | Temp. sensor 85°C        | 01A25h  | per unit | per unit | NA       | NA       | per unit |



### 表 6-53. Device Descriptor Table (1) (continued)

| DES                | CRIPTION               | ADDRESS |          |          | VALUE    |          |          |
|--------------------|------------------------|---------|----------|----------|----------|----------|----------|
| DES                | CRIPTION               | ADDRESS | FR5729   | FR5728   | FR5727   | FR5726   | FR5725   |
|                    | REF calibration tag    | 01A26h  | 12h      | 12h      | 12h      | 12h      | 12h      |
|                    | REF calibration length | 01A27h  | 06h      | 06h      | 06h      | 06h      | 06h      |
|                    | REF 1.5-V              | 01A28h  | per unit |
| REF<br>Calibration | Reference              | 01A29h  | per unit |
| Calibration        | REF 2.0-V reference    | 01A2Ah  | per unit |
|                    | REF 2.0-V reference    | 01A2Bh  | per unit |
|                    | REF 2.5-V reference    | 01A2Ch  | per unit |
|                    | REF 2.5-V reference    | 01A2Dh  | per unit |

### 表 6-54. Device Descriptor Table (1)

| DEG        | CDIDTION          | ADDDESS |                   |                   | VALUE    |          |          |
|------------|-------------------|---------|-------------------|-------------------|----------|----------|----------|
| DES        | CRIPTION          | ADDRESS | FR5724            | FR5723            | FR5722   | FR5721   | FR5720   |
|            | Info length       | 01A00h  | 05h               | 05h               | 05h      | 05h      | 05h      |
| Info Block | CRC length        | 01A01h  | 05h               | 05h               | 05h      | 05h      | 05h      |
|            | CRC value         | 01A02h  | per unit          | per unit          | per unit | per unit | per unit |
|            | CRC value         | 01A03h  | per unit          | '                 |          | per unit | per unit |
|            | Device ID         | 01A04h  | 73h               | 72h               | 71h      | 77h      | 70h      |
|            | Device ID         | 01A05h  | 81h               | 81h               |          |          | 81h      |
|            | Hardware revision | 01A06h  | per unit          | per unit per unit |          | per unit | per unit |
|            | Firmware revision | 01A07h  | per unit per unit |                   | per unit | per unit | per unit |
|            | Die record tag    | 01A08h  | 08h               | 08h               | 08h      | 08h      | 08h      |
|            | Die record length | 01A09h  | 0Ah               | 0Ah               | 0Ah      | 0Ah      | 0Ah      |
|            |                   | 01A0Ah  | per unit          | per unit          | per unit | per unit | per unit |
|            | Lot/wafer ID      | 01A0Bh  | per unit          | per unit          | per unit | per unit | per unit |
|            | Lowwaler ID       | 01A0Ch  | per unit          | per unit          | per unit | per unit | per unit |
| Die Record |                   | 01A0Dh  | per unit          | per unit          | per unit | per unit | per unit |
| Die Record | Die V neekier     | 01A0Eh  | per unit          | per unit          | per unit | per unit | per unit |
|            | Die X position    | 01A0Fh  | per unit          | per unit          | per unit | per unit | per unit |
|            | Die V position    | 01A10h  | per unit          | per unit          | per unit | per unit | per unit |
|            | Die Y position    | 01A11h  | per unit          | per unit          | per unit | per unit | per unit |
|            | Test results      | 01A12h  | per unit          | per unit          | per unit | per unit | per unit |
|            | restresuits       | 01A13h  | per unit          | per unit          | per unit | per unit | per unit |



### 表 6-54. Device Descriptor Table (1) (continued)

| DE                   | COUDTION                 | ADDRESS |          |          | VALUE    |          |          |
|----------------------|--------------------------|---------|----------|----------|----------|----------|----------|
| DE                   | SCRIPTION                | ADDRESS | FR5724   | FR5723   | FR5722   | FR5721   | FR5720   |
| ADC10<br>Calibration | ADC10 calibration tag    | 01A14h  | 13h      | 13h      | 13h      | 05h      | 13h      |
|                      | ADC10 calibration length | 01A15h  | 10h      | 10h      | 10h      | 10h      | 10h      |
|                      | ADC main factor          | 01A16h  | per unit | NA       | NA       | per unit | per unit |
|                      | ADC gain factor          | 01A17h  | per unit | NA       | NA       | per unit | per unit |
|                      | ADC offeet               | 01A18h  | per unit | NA       | NA       | per unit | per unit |
|                      | ADC offset               | 01A19h  | per unit | NA       | NA       | per unit | per unit |
|                      | ADC 1.5-V reference      | 01A1Ah  | per unit | NA       | NA       | per unit | per unit |
|                      | Temp. sensor 30°C        | 01A1Bh  | per unit | NA       | NA       | per unit | per unit |
|                      | ADC 1.5-V reference      | 01A1Ch  | per unit | NA       | NA       | per unit | per unit |
|                      | Temp. sensor 85°C        | 01A1Dh  | per unit | NA       | NA       | per unit | per unit |
|                      | ADC 2.0-V reference      | 01A1Eh  | per unit | NA       | NA       | per unit | per unit |
|                      | Temp. sensor 30°C        | 01A1Fh  | per unit | NA       | NA       | per unit | per unit |
|                      | ADC 2.0-V reference      | 01A20h  | per unit | NA       | NA       | per unit | per unit |
|                      | Temp. sensor 85°C        | 01A21h  | per unit | NA       | NA       | per unit | per unit |
|                      | ADC 2.5-V reference      | 01A22h  | per unit | NA       | NA       | per unit | per unit |
|                      | Temp. sensor 30°C        | 01A23h  | per unit | NA       | NA       | per unit | per unit |
|                      | ADC 2.5-V reference      | 01A24h  | per unit | NA       | NA       | per unit | per unit |
|                      | Temp. sensor 85°C        | 01A25h  | per unit | NA       | NA       | per unit | per unit |
|                      | REF calibration tag      | 01A26h  | 12h      | 12h      | 12h      | 12h      | 12h      |
|                      | REF calibration length   | 01A27h  | 06h      | 06h      | 06h      | 06h      | 06h      |
| REF<br>Calibration   | DEE 4.5. V. reference    | 01A28h  | per unit |
|                      | REF 1.5-V reference      | 01A29h  | per unit |
|                      | DEE 2.0 V reference      | 01A2Ah  | per unit |
|                      | REF 2.0-V reference      | 01A2Bh  | per unit |
|                      | DEE 2.5 V reference      | 01A2Ch  | per unit |
|                      | REF 2.5-V reference      | 01A2Dh  | per unit |



#### 7 器件和文档支持

#### **7.1** 开始使用

TI 还提供了立即入门必备的所有硬件平台和软件组件以及工具!不仅如此,TI 还拥有众多辅助组件以满足您的需求。要获得 MSP430™MCU 产品线、可用开发工具和评估套件,以及高级开发资源,请访问 MSP430入门网页。

#### 7.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP430 MCU devices and support tools. Each MSP430 MCU commercial family member has one of three prefixes: MSP, PMS, or XMS (for example, MSP430F5438A). TI recommends two of three possible prefix designators for its support tools: MSP and MSPX. These prefixes represent evolutionary stages of product development from engineering prototypes (with XMS for devices and MSPX for tools) through fully qualified production devices and tools (with MSP for devices and MSP for tools).

Device development evolutionary flow:

**XMS** – Experimental device that is not necessarily representative of the electrical specifications for the final device

**PMS** – Final silicon die that conforms to the electrical specifications for the device but has not completed quality and reliability verification

MSP - Fully qualified production device

Support tool development evolutionary flow:

MSPX - Development-support product that has not yet completed TI's internal qualification testing.

MSP - Fully-qualified development-support product

XMS and PMS devices and MSPX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices and MSP development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (XMS and PMS) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PZP) and temperature range (for example, T). 图 7-1 provides a legend for reading the complete device name for any family member.





| Processor Family  MCU Platform | CC = Embedded RF Radio MSP = Mixed-Signal Processor XMS = Experimental Silicon PMS = Prototype Device 430 = MSP430 low-power microcor                                                        | ntroller platform                                                                                                                                                                                    |  |  |  |  |  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Device Type                    | Memory Type C = ROM F = Flash FR = FRAM G = Flash or FRAM (Value Line) L = No Nonvolatile Memory                                                                                             | Specialized Application AFE = Analog Front End BT = Preprogrammed with Bluetooth BQ = Contactless Power CG = ROM Medical FE = Flash Energy Meter FG = Flash Medical FW = Flash Electronic Flow Meter |  |  |  |  |  |  |  |
| Series                         | 1 Series = Up to 8 MHz 2 Series = Up to 16 MHz 3 Series = Legacy 4 Series = Up to 16 MHz with LCD 5 Series = Up to 25 MHz with LCD 6 Series = Up to 25 MHz with LCD 7 0 = Low-Voltage Series |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Feature Set                    | Various Levels of Integration Within                                                                                                                                                         | a Series                                                                                                                                                                                             |  |  |  |  |  |  |  |
| Optional: A = Revision         | N/A                                                                                                                                                                                          |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Optional: Temperature Range    | S = 0°C to 50°C<br>C = 0°C to 70°C<br>I = -40°C to 85°C<br>T = -40°C to 105°C                                                                                                                |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Packaging                      | http://www.ti.com/packaging                                                                                                                                                                  |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Optional: Tape and Reel        | T = Small Reel<br>R = Large Reel<br>No Markings = Tube or Tray                                                                                                                               |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Optional: Additional Features  |                                                                                                                                                                                              | -EP = Enhanced Product (–40°C to 105°C)<br>-HT = Extreme Temperature Parts (–55°C to 150°C)                                                                                                          |  |  |  |  |  |  |  |

图 7-1. Device Nomenclature



#### 7.3 工具和软件

表 7-1列出了这些微控制器 支持 的调试功能。关于可用特性的详细信息,请参见《适用于 MSP430 的 Code Composer Studio 用户指南》。

#### 表 7-1. 硬件 功能

| MSP430 架构 | 4 线制<br>JTAG | 2 线制<br>JTAG | 断点<br>(N) | 范围断点 | 时钟控制 | 状态序列发生器 | 跟踪缓冲<br>器 | LPMx.5 调试支<br>持 |
|-----------|--------------|--------------|-----------|------|------|---------|-----------|-----------------|
| MSP430Xv2 | 是            | 是            | 3         | 是    | 是    | 无       | 否         | 是               |

#### 设计套件与评估模块

- 《使用 MSP430 FRAM 微控制器实现 EEPROM 仿真和感测》 此 TI 参考设计描述了如何将 MSP430™ 超低功耗微控制器 (MCU) 上的铁电随机存取存储器 (FRAM) 技术与使用 MCU 时可启用的附加感测功能搭配用来仿真 EEPROM。此参考设计支持通过 I2C 和 SPI 接口连接至主机处理器,以进行多从器件寻址。
- MSP-EXP430FR5739 实验板 MSP-EXP430FR5739 实验板是一套适用于 MSP430FR57xx 器件的开发平台。它支持集成有铁电随机存取存储器 (FRAM) 的新一代微控制器器件 MSP430。该实验板兼容多种 TI 低功耗 RF 无线评估模块(例如,CC2520EMK)。该实验板可帮助设计人员快速了解全新的 MSP430FR57xx MCU 并使用它来进行开发。MSP430FR57xx MCU 整体功耗极低,并且支持数据的快速读写,存储器的耐擦写次数无与伦比。MSP-EXP430FR5739 实验板能够帮助评估并促进数据日志 应用、能源采集、无线感测、自动计量基础设施 (AMI) 以及许多其他应用的开发。
- 《MSP-TS430RHA40A 适用于 MSP430FRxx FRAM MCU 的 40 引脚目标开发板》 MSP-TS430RHA40A 是一款独立的 40 引脚 ZIF 插接目标板,适用于通过 JTAG 接口或 Spy Bi-Wire (双线制 JTAG) 协议对 MSP430 MCU 系统进行在线编程和调试。

软件

- MSP430FR573x、MSP430FR572x C 代码示例 根据不同应用需求配置各集成外设的每个 MSP 器件均具备相应 C 代码示例。
- **MSPWare™** 软件 MSPWare 软件集合了所有 MSP 器件的代码示例、数据表以及其他设计资源,打包提供给用户。除了提供已有设计资源的完整集合外,MSPWare 软件还包含名为 MSP 驱动程序库的高级 API。该库可简化针对 MSP 硬件的编程操作。MSPWare 软件以 CCS 组件或独立软件包两种形式提供。
- MSP 驱动程序库 驱动程序库的抽象化 API 通过提供易于使用的函数调用使您不再拘泥于 MSP430 硬件的 细节。完整的文档通过具有帮助意义的 API 指南交付,其中包括有关每个函数调用和经过验证 的参数的详细信息。开发人员可以使用驱动程序库功能,以最低开销编写完整项目。
- MSP EnergyTrace™ 技术 MSP430 微控制器的 EnergyTrace 技术是基于能量的代码分析工具,用于测量和显示应用的能量配置,同时协助优化应用以实现超低功耗。



- ULP(超低功耗)Advisor ULP Advisor™软件是一款辅助工具,旨在指导开发人员编写更为高效的代码,从而充分利用 MSP 和 MSP432 微控制器独特的 超低功耗 功能。ULP Advisor 的目标人群是微控制器的资深开发者和开发新手,可以根据详尽的 ULP 检验表检查代码,以便最大限度地利用应用程序。在编译时,ULP Advisor 会提供通知和备注以突出显示代码中可以进一步优化的区域,进而实现更低功耗。
- IEC60730 软件包 IEC60730 MSP430 软件包经过专门开发,用于协助客户达到 IEC 60730-1:2010 (家用及类似用途的自动化电气控制 第 1 部分: 一般要求) B 类产品的要求。其中涵盖家用电器、电弧检测器、电源转换器、电动工具、电动自行车及其他诸多产品。IEC60730 MSP430 软件包可以嵌入在 MSP430 中 运行的客户应用程序,从而帮助客户简化其消费类器件在功能安全方面遵循 IEC 60730-1:2010 B 类规范的认证工作。
- 适用于 MSP 的定点数学运算库 MSP IQmath 和 Qmath 库是一套经过高度优化的高精度数学运算函数集合,适用于 C 语言开发者,能够将浮点算法无缝嵌入 MSP430 和 MSP432 器件的定点代码中。这些例程通常用于计算密集的实时 应用, 而优化的执行速度、高精度以及超低能耗通常是影响这些实时应用的关键因素。与使用浮点数学算法编写的同等代码相比,使用 IQmath 和 Qmath 库可以大幅提高执行速度并显著降低能耗。
- 适用于 MSP430 的浮点数学运算库 TI 在低功耗和低成本微控制器领域锐意创新,为您提供 MSPMATHLIB。这是标量函数的浮点数学运算库,能够充分利用器件的智能外设,使性能提 升高达 26 倍。Mathlib 能够轻松集成到您的设计中。该运算库免费使用并集成在 Code Composer Studio 和 IAR IDE 中。如需深入了解该数学运算库及相关基准,请阅读用户指南。

#### 开发工具

- 适用于 MSP 微控制器的 Code Composer Studio™集成开发环境 Code Composer Studio 是一种集成开发环境 (IDE),支持所有 MSP 微控制器。Code Composer Studio 包含一整套开发和调试嵌入式应用 的嵌入式软件实用程序。它包含了优化的 C/C++ 编译器、源代码编辑器、项目构建环境、调试器、描述器以及其他多种 功能。直观的 IDE 提供了单个用户界面,有助于完成应用程序开发流程的每个步骤。熟悉的实用程序和界面可提升用户的入门速度。Code Composer Studio 将 Eclipse 软件框架的优点和 TI 先进的嵌入式调试功能相结合,为嵌入式开发人员提供了一种功能丰富的优异开发环境。当 CCS 与 MSP MCU 搭配使用时,可以使用独特而强大的插件和嵌入式软件实用程序,从而充分利用 MSP 微控制器的功能。
- 命令行编程器 MSP Flasher 是一款基于 shell 的开源接口,可使用 JTAG 或 Spy-Bi-Wire (SBW) 通信通过 FET 编程器或 eZ430 对 MSP 微控制器进行编程。MSP Flasher 可用于将二进制文件(.txt 或 .hex 文件)直接下载到 MSP 微控制器,而无需使用 IDE。



MSP MCU 编程器和调试器 MSP-FET 是一款强大的仿真开发工具(通常称为调试探针),可帮助用户在 MSP 低功耗微控制器 (MCU) 中快速开发应用。创建 MCU 软件通常需要将生成的二进制程序 下载到 MSP 器件,以进行验证和调试。MSP-FET 在主机和目标 MSP 间提供调试通信通道。此外,MSP-FET 还可在计算机的 USB 接口和 MSP UART 间提供反向通道 UART 连接。这为 MSP 编程器提供了一种在 MSP 和计算机上运行的终端之间进行串行通信的便捷方法。它还支持使用 BSL(引导加载程序)通过 UART 和 I<sup>2</sup>C 通信协议将程序(通常称为固件)加载 到 MSP 目标中。

MSP-GANG 生产编程器 MSP Gang 编程器是一款 MSP430 或 MSP432 器件编程器,可同时对多达八个完全相同的 MSP430 或 MSP432 闪存或 FRAM 器件进行编程。MSP Gang 编程器可使用标准的 RS-232 或 USB 连接与主机 PC 相连并提供灵活的编程选项,允许用户完全自定义流程。 MSP Gang 编程器配有扩展板,即"Gang 分离器",可在 MSP Gang 编程器和多个目标器件间实施互连。提供了八条电缆,用于将扩展板与八个目标器件相连(通过 JTAG 或 SPY-Bi-Wire连接器)。编程工作可在 PC 或独立设备上完成。PC 端具备基于 DLL 的图形化用户界面。

#### 7.4 文档支持

以下文档介绍了 MCU。www.ti.com.cn 网站上提供了这些文档的副本。

如需接收文档更新通知(包括芯片勘误表),请访问 ti.com 上您的器件对应的产品文件夹(例如,MSP430FR5729)。单击右上角的"提醒我"(Alert me) 按钮。点击后,您将每周定期收到已更改的产品信息(如果有的话)。有关更改的详细信息,请查阅已修订文档的修订历史记录。

#### 勘误

《MSP430FR5729 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。 《MSP430FR5728 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。 《MSP430FR5727 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。 《MSP430FR5726 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。 《MSP430FR5725 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。 《MSP430FR5724 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。 《MSP430FR5723 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。 《MSP430FR5722 器件勘误表》 《MSP430FR5721 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。



《MSP430FR5720 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。

用户指南

MSP430FR57xx 系列用户指南该器件系列提供的所有模块和外设的详细说明。

- 《适用于 MSP430 的 Code Composer Studio v6.1 用户指南》 本手册介绍了 MSP430 超低功耗微控制器 在 TI Code Composer Studio IDE v6.1 (CCS v6.1) 中的使用情况。该文档适用于 Code Composer Studio IDE 的 Windows 版本。由于 Linux 版本与之相似,因此未单独说明。
- 《适用于 MSP430 的 IAR 嵌入式工作平台版本 3+ 用户指南》 本手册介绍了 MSP430 超低功率微控制器在 IAR 嵌入式工作平台 (EW430) 的使用。
- 《使用引导加载程序 (BSL) 对 MSP430 进行编程》 MSP430 引导加载程序(BSL,之前称为引导装载程序)方便用户在原型建模阶段、最终生产和维修期间与 MSP430 微控制器中的嵌入式存储器进行通信。可编程存储器(闪存)和数据存储器(RAM)能够按照要求进行变更。不要将此处的引导加载程序与某些数字信号处理器 (DSP)中将外部存储器中的程序代码(和数据)自动加载到 DSP 内部存储器的引导装载程序混为一谈。
- 《通过 JTAG 接口对 MSP430 进行编程》 本文档介绍了使用 JTAG 通信端口擦除、编程和验证基于 MSP430 闪存和 FRAM 的微控制器系列的存储器模块所需的功能。此外,该文档还描述了如 何设定所有 MSP430 器件提供的 JTAG 访问安全熔丝。本文档介绍了使用标准四线制 JTAG 接口和双线制 JTAG 接口(也称为 Spv-Bi-Wire (SBW))访问 MCU。
- 《MSP430 硬件工具用户指南》 本手册介绍了 TI MSP-FET430 闪存仿真工具 (FET) 的硬件。FET 是针对 MSP430 超低功耗微控制器的程序开发工具。对提供的接口类型,即并行端口接口和 USB 接口进行了说明。

应用报告

- MSP430 FRAM 技术 操作方法和最佳实践 FRAM 采用非易失性存储器技术,行为与 SRAM 类似,支持 大量新 应用程序的同时,还改变了固件的设计方式。该应用程序报告从嵌入式软件开发方面概 述了 FRAM 技术在 MSP430 中的使用方法和最佳实践。其中讨论了如何根据应用特定的代 码、常量和数据空间要求来实施存储器布局,如何使用 FRAM 来优化应用程序能耗以及如何 使用存储器保护单元 (MPU) 为程序代码提供意外写访问保护,从而最大程度提高应用的稳健
- 《MSP430 FRAM 质量和可靠性》 FRAM 是一种非易失性嵌入式存储器技术并因其超低功耗特性而广为人知,同时它也是当今较为灵活且易于使用的通用型存储器解决方案。该应用报告旨在为 FRAM 的新用户和从基于闪存的 应用 转化来的用户提供有关 FRAM 如何满足关键质量和可靠性要求(诸如数据保存和耐擦写能力)的知识。
- 《最大限度提高 MSP430™ FRAM 的写入速度》 非易失性低功耗铁电 RAM (FRAM) 支持极其高速的写访问。该应用报告重点围绕 MSP430FRxx 系列讨论了如何使用简单技术最大限度地提高 FRAM 的写入速度。该文档以 MSP430FR5739 器件为例进行了基准测试(这些测试适用于所有基于 MSP430™ FRAM 的器件),并且讨论了 CPU 时钟频率和块大小等方面的权衡以及它们如何影响 FRAM 写入速度。
- 《MSP430 系统级 ESD 注意事项》 系统级 ESD 对于低电压下的硅晶技术以及经济高效型和超低功耗组件的需求日益增加。此应用报告重点讨论了三个不同的 ESD 主题,以帮助板卡设计师和原始设备制造商 (OEM) 理解和设计稳健的系统级设计产品: (1) 组件级 ESD 测试和系统级 ESD 测试,二者的差异以及为何组件级 ESD 无法确保达到系统级的稳健性。(2) 系统级 ESD 保护在不同电平下的通用设计指南(包括外壳、电缆、PCB 布局和板载 ESD 防护器件)。(3) 介绍了系统高效 ESD 设计 (SEED)。这是一种板上和片上 ESD 保护协同设计的方法论,用于实现系统级 ESD 的稳健性,配备仿真示例和测试结果。另外,还讨论了一些真实的系统级 ESD 保护设计示例及其成果。
- MSP430 32kHz 晶体振荡器 对于稳定的晶体振荡器,选择合适的晶振、正确的负载电路和适当的电路板布局布线至关重要。该应用报告总结了晶体振荡器的功能,介绍了为实现 MSP430 超低功耗运行而选择正确晶体的参数。此外,还给出了正确电路板布局布线的提示和示例。本文档还包含与可能振荡器测试相关的详细信息以确保大批量生产中的稳定振荡器运行。



#### 7.5 相关链接

表 7-2 列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

表 7-2. 相关链接

| 器件           | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持与社区 |
|--------------|-------|-------|-------|-------|-------|
| MSP430FR5729 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP430FR5728 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP430FR5727 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP430FR5726 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP430FR5725 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP430FR5724 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP430FR5723 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP430FR5722 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP430FR5721 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP430FR5720 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

#### 7.6 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### TI E2E™ Community

TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

#### TI Embedded Processors Wiki

Texas Instruments Embedded Processors Wiki. Established to help developers get started with embedded processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

#### 7.7 商标

MSP430, MSPWare, EnergyTrace, ULP Advisor, 适用于 MSP 微控制器的 Code Composer Studio, E2E are trademarks of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 7.8 静电放电警告

ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。



ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 7.9 出口管制提示

接收方同意:如果美国或其他适用法律限制或禁止将通过非披露义务的披露方获得的任何产品或技术数据 (其中包括软件)(见美国、欧盟和其他出口管理条例之定义)、或者其他适用国家条例限制的任何受管制 产品或此项技术的任何直接产品出口或再出口至任何目的地,那么在没有事先获得美国商务部和其他相关政 府机构授权的情况下,接收方不得在知情的情况下,以直接或间接的方式将其出口。

#### 7.10 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



ZHCSCG3B-MAY 2014-REVISED APRIL 2016

### 8 机械封装和可订购信息

INSTRUMENTS

#### 封装信息 8.1

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知 且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III (或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 |              | 应用                       |
|---------------|------------------------------------|--------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| DLP®产品        | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司





25-Apr-2017

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| MSP430FR5720IPW   | ACTIVE | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 430FR5720            | Samples |
| MSP430FR5720IPWR  | ACTIVE | TSSOP        | PW                 | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 430FR5720            | Samples |
| MSP430FR5720IRGER | ACTIVE | VQFN         | RGE                | 24   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 430FR<br>5720        | Samples |
| MSP430FR5720IRGET | ACTIVE | VQFN         | RGE                | 24   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 430FR<br>5720        | Samples |
| MSP430FR5721IDA   | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430FR5721           | Samples |
| MSP430FR5721IDAR  | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430FR5721           | Samples |
| MSP430FR5721IRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5721       | Samples |
| MSP430FR5721IRHAT | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5721       | Samples |
| MSP430FR5722IPW   | ACTIVE | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 430FR5722            | Samples |
| MSP430FR5722IPWR  | ACTIVE | TSSOP        | PW                 | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 430FR5722            | Samples |
| MSP430FR5722IRGER | ACTIVE | VQFN         | RGE                | 24   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 430FR<br>5722        | Samples |
| MSP430FR5722IRGET | NRND   | VQFN         | RGE                | 24   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 430FR<br>5722        |         |
| MSP430FR5723IDA   | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430FR5723           | Samples |
| MSP430FR5723IDAR  | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430FR5723           | Samples |
| MSP430FR5723IRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5723       | Samples |
| MSP430FR5723IRHAT | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5723       | Samples |
| MSP430FR5724IPW   | ACTIVE | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 430FR5724            | Samples |





www.ti.com

25-Apr-2017

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| MSP430FR5724IPWR  | ACTIVE | TSSOP        | PW                 | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | 430FR5724            | Samples |
| MSP430FR5724IRGER | ACTIVE | VQFN         | RGE                | 24   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | 430FR<br>5724        | Samples |
| MSP430FR5724IRGET | ACTIVE | VQFN         | RGE                | 24   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | 430FR<br>5724        | Samples |
| MSP430FR5725IDA   | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | M430FR5725           | Samples |
| MSP430FR5725IDAR  | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | M430FR5725           | Samples |
| MSP430FR5725IRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5725       | Samples |
| MSP430FR5725IRHAT | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5725       | Samples |
| MSP430FR5726IPW   | ACTIVE | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | 430FR5726            | Samples |
| MSP430FR5726IPWR  | ACTIVE | TSSOP        | PW                 | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | 430FR5726            | Samples |
| MSP430FR5726IRGER | ACTIVE | VQFN         | RGE                | 24   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | 430FR<br>5726        | Samples |
| MSP430FR5727IDA   | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | M430FR5727           | Samples |
| MSP430FR5727IDAR  | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | M430FR5727           | Samples |
| MSP430FR5727IRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5727       | Samples |
| MSP430FR5727IRHAT | NRND   | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5727       |         |
| MSP430FR5728IPW   | ACTIVE | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | 430FR5728            | Samples |
| MSP430FR5728IPWR  | ACTIVE | TSSOP        | PW                 | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | 430FR5728            | Samples |
| MSP430FR5728IRGER | ACTIVE | VQFN         | RGE                | 24   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | 430FR<br>5728        | Samples |
| MSP430FR5728IRGET | ACTIVE | VQFN         | RGE                | 24   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | 430FR<br>5728        | Samples |



#### PACKAGE OPTION ADDENDUM

25-Apr-2017

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| MSP430FR5729IDA   | ACTIVE | TSSOP        | DA                 | 38   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430FR5729           | Samples |
| MSP430FR5729IDAR  | ACTIVE | TSSOP        | DA                 | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | M430FR5729           | Samples |
| MSP430FR5729IRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5729       | Samples |
| MSP430FR5729IRHAT | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>FR5729       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



### PACKAGE OPTION ADDENDUM

25-Apr-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 25-Oct-2016

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430FR5720IPWR  | TSSOP           | PW                 | 28   | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430FR5720IRGER | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430FR5720IRGET | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430FR5721IDAR  | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5721IRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5721IRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5722IPWR  | TSSOP           | PW                 | 28   | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430FR5722IRGER | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430FR5722IRGET | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430FR5723IDAR  | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5723IRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5723IRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5724IPWR  | TSSOP           | PW                 | 28   | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430FR5724IRGER | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430FR5724IRGET | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430FR5725IDAR  | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5725IRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5725IRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Oct-2016

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430FR5726IPWR  | TSSOP           | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430FR5726IRGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430FR5727IDAR  | TSSOP           | DA                 | 38 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5727IRHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5727IRHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5728IPWR  | TSSOP           | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430FR5728IRGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430FR5728IRGET | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSP430FR5729IDAR  | TSSOP           | DA                 | 38 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5729IRHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5729IRHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430FR5720IPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5720IRGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430FR5720IRGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5721IDAR  | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5721IRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5721IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |



### **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Oct-2016

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430FR5722IPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5722IRGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430FR5722IRGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5723IDAR  | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5723IRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5723IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5724IPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5724IRGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430FR5724IRGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5725IDAR  | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5725IRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5725IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5726IPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5726IRGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430FR5727IDAR  | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5727IRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5727IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5728IPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5728IRGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430FR5728IRGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5729IDAR  | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5729IRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430FR5729IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Package complies to JEDEC MO-220 variation VJJD-2.



### RHA (S-PVQFN-N40)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206355-3/X 08/14

NOTES: A. All linear dimensions are in millimeters



## RHA (S-PVQFN-N40)

### PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



### DA (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

38 PIN SHOWN



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- ⚠ Falls within JEDEC MO−153, except 30 pin body length.



# DA (R-PDSO-G38)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Contact the board fabrication site for recommended soldermask tolerances.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-Leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



### RGE (S-PVQFN-N24)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206344-7/AK 08/15

NOTES: A. All linear dimensions are in millimeters



### RGE (S-PVQFN-N24)

### PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



PW (R-PDSO-G28)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G28)

### PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司