# BLM6112 Advanced Computer Architecture

Prof. Dr. Nizamettin AYDIN

naydin@yildiz.edu.tr

http://www3.yildiz.edu.tr/~naydin

# **Information Systems:**

# **Fundamentals**

#### **Informatics**

- The term informatics broadly describes the study and practice of
  - creating,
  - storing,
  - finding,
  - manipulating
  - sharing
  - information.

# **Informatics -** Etymology

- In 1956 the German computer scientist Karl Steinbuch coined the word Informatik
  - [Informatik: Automatische Informationsverarbeitung ("Informatics: Automatic Information Processing")]
- The French term informatique was coined in 1962 by Philippe Dreyfus
  - [Dreyfus, Phillipe. L'informatique. Gestion, Paris, June 1962, pp. 240–41]
- The term was coined as a combination of information and automatic to describe the science of automating information interactions

# **Informatics** - Etymology

- The morphology—informat-ion + -ics—uses
- the accepted form for names of sciences,
  - as conics, linguistics, optics,
- · or matters of practice,
  - as economics, politics, tactics
- · linguistically, the meaning extends easily
  - to encompass both
    - the science of information
    - the practice of information processing.

#### **Data - Information - Knowledge**

- Data
  - unprocessed facts and figures without any added interpretation or analysis.
    - {The price of crude oil is \$80 per barrel.}
- Information
  - data that has been interpreted so that it has meaning for the user.
    - {The price of crude oil has risen from \$70 to \$80 per
      - [gives meaning to the data and so is said to be information to someone who tracks oil prices.]

# **Data - Information - Knowledge**

- Knowledge
  - a combination of information, experience and insight that may benefit the individual or the organisation.
    - {When crude oil prices go up by \$10 per barrel, it's likely that petrol prices will rise by 2p per litre.}
      - [This is knowledge]
      - [insight: the capacity to gain an accurate and deep understanding of someone or something; an accurate and deep understanding!

# **Converting data into information**



- Data becomes information when it is applied to some purpose and adds value for the recipient.
  - For example a set of raw sales figures is data.
    - For the Sales Manager tasked with solving a problem of poor sales in one region, or deciding the future focus of a sales drive, the raw data needs to be processed into a sales report.
  - It is the sales report that provides information.

# Converting data into information

- · Collecting data is expensive
  - you need to be very clear about why you need it and how you plan to use it.
  - One of the main reasons that organisations collect data is to monitor and improve performance.
    - if you are to have the information you need for control and performance improvement, you need to:
      - collect data on the indicators that really do affect performance
      - collect data reliably and regularly
      - be able to convert data into the information you need.

# Converting data into information

- To be useful, data must satisfy a number of conditions. It must be:
  - relevant to the specific purpose
  - complete
  - accurate
  - timely
    - data that arrives after you have made your decision is of no value

# Converting data into information

- in the right format
  - information can only be analysed using a spreadsheet if all the data can be entered into the computer system
- available at a suitable price
  - the benefits of the data must merit the cost of collecting or buying it.
- The same criteria apply to information.
  - It is important
    - to get the right information
    - to get the information right

#### Converting information to knowledge



- Ultimately the tremendous amount of information that is generated is only useful if it can be applied to create knowledge within the organisation.
- There is considerable blurring and confusion between the terms information and knowledge.

# Converting information to knowledge

- think of knowledge as being of two types:
  - Formal, explicit or generally available knowledge.
    - This is knowledge that has been captured and used to develop policies and operating procedures for example.
  - Instinctive, subconscious, tacit or hidden knowledge.
    - Within the organisation there are certain people who hold specific knowledge or have the 'know how'
      - {"I did something very similar to that last year and this happened...."}

13

17

#### Converting information to knowledge

- Clearly, both types of knowledge are essential for the organisation.
- Information on its own will not create a knowledge-based organisation
  - but it is a key building block.
- The right information fuels the development of intellectual capital
  - which in turns drives innovation and performance improvement.

1.4

#### **Definition(s) of system**

- A system can be broadly defined as an integrated set of elements that accomplish a defined objective.
- People from different engineering disciplines have different perspectives of what a "system" is.
- · For example,
  - software engineers often refer to an integrated set of computer programs as a "system"
  - electrical engineers might refer to complex integrated circuits or an integrated set of electrical units as a "system"
- As can be seen, "system" depends on one's perspective, and the "integrated set of elements that accomplish a defined objective" is an appropriate definition.

# **Definition(s) of system**

- · A system is an assembly of parts where:
  - The parts or components are connected together in an organized way.
  - The parts or components are affected by being in the system (and are changed by leaving it).
  - The assembly does something.
  - The assembly has been identified by a person as being of special interest.
- Any arrangement which involves the handling, processing or manipulation of resources of whatever type can be represented as a system.
- · Some definitions on online dictionaries
  - http://en.wikipedia.org/wiki/System
  - http://dictionary.reference.com/browse/systems
  - http://www.businessdictionary.com/definition/system.html

#### **Definition(s) of system**

- A system is defined as multiple parts working together for a common purpose or goal.
- Systems can be large and complex
  - such as the air traffic control system or our global telecommunication network.
- Small devices can also be considered as systems
  - such as a pocket calculator, alarm clock, or 10speed bicycle.

#### **Definition(s) of system**

- Systems have inputs, processes, and outputs.
- When feedback (direct or indirect) is involved, that component is also important to the operation of the system.
- To explain all this, systems are usually explained using a model.
- A model helps to illustrate the major elements and their relationship, as illustrated in the next slide

# A systems model



#### **Information Systems**

- The ways that organizations
  - Store
  - Move
  - Organize
  - Process

their information

# **Information Technology**

- Components that implement information systems,
  - Hardware
    - physical tools: computer and network hardware, but also low-tech things like pens and paper
  - Software
    - (changeable) instructions for the hardware
  - People
  - Procedures
    - instructions for the people
  - Data/databases

# **Digital System**

 Takes a set of discrete information (inputs) and discrete internal information (system state) and generates a set of discrete information (outputs).



# **A Digital Computer Example**



# Signal

- An information variable represented by physical quantity.
- For digital systems, the variable takes on discrete
- Two level, or binary values are the most prevalent values in digital systems.
- Binary values are represented abstractly by:
  - digits 0 and 1
  - $-\quad words\ (symbols)\ False\ (F)\ and\ True\ (T)$
- words (symbols) Low (L) and High (H)
- and words On and Off.
- Binary values are represented by values or ranges of values of physical quantities

Copyright 2000 N. AYDIN. All rights reserved.

24

#### A typical measurement system



#### Transducers

- A "transducer" is a device that converts energy from one form to another.
- In signal processing applications, the purpose of energy conversion is to transfer information, not to transform energy.
- · In physiological measurement systems, transducers may be
  - input transducers (or sensors)
    - they convert a non-electrical energy into an electrical signal.
    - · for example, a microphone.
  - output transducers (or actuators)
    - · they convert an electrical signal into a non-electrical energy.
    - For example, a speaker.

# Analogue signal

- The analogue signal
  - a continuous variable defined with infinite precision

is converted to a discrete sequence of measured values which are represented digitally

- Information is lost in converting from analogue to digital, due to:
  - inaccuracies in the measurement
  - uncertainty in timing
  - limits on the duration of the measurement
- These effects are called quantisation errors

# Digital signal

 The continuous analogue signal has to be held before it can be sampled



- Otherwise, the signal would be changing during the measurement
- Only after it has been held can the signal be measured, and the measurement converted to a digital value



#### Signal Encoding: Analog-to Digital Conversion

Continuous (analog) signal  $\leftrightarrow$  Discrete signal  $x(t) = f(t) \leftrightarrow$  Analog to digital conversion  $\leftrightarrow x(n) = x[1], x[2], x[3], ... x[n]$ 



- ADC consists of four steps to digitize an analog signal:
  - 1. Filtering
  - 2. Sampling
  - 3. Quantization
  - 4. Binary encoding
- Before we sample, we have to filter the signal to limit the maximum frequency of the signal as it affects the sampling rate.
- Filtering should ensure that we do not distort the signal, ie remove high frequency components that affect the signal shape.

**Analog-to Digital Conversion** 



# **Sampling**

- The sampling results in a discrete set of digital numbers that represent measurements of the signal
  - usually taken at equal intervals of time
- · Sampling takes place after the hold
  - The hold circuit must be fast enough that the signal is not changing during the time the circuit is acquiring the signal value.
- · We don't know what we don't measure
- In the process of measuring the signal, some information is lost

# Sampling

- Analog signal is sampled every T<sub>S</sub> secs.
- T<sub>s</sub> is referred to as the sampling interval.
- f<sub>s</sub> = 1/T<sub>s</sub> is called the sampling rate or sampling frequency.
- There are 3 sampling methods:
  - Ideal an impulse at each sampling instant
  - Natural a pulse of short width with varying amplitude
  - Flattop sample and hold, like natural but with single amplitude value
- The process is referred to as pulse amplitude modulation PAM and the outcome is a signal with analog (non integer) values



#### Recovery of a sampled sine wave for different sampling rates











# **Sampling Theorem**

 $F_s \ge 2f_m$ 

According to the Nyquist theorem, the sampling rate must be at least 2 times the highest frequency contained in the signal.

# Quantization

- Sampling results in a series of pulses of varying amplitude values ranging between two limits: a min and a max.
- The amplitude values are infinite between the two limits.
- We need to map the *infinite* amplitude values onto a finite set of known values.
- This is achieved by dividing the distance between min and max into L zones, each of height Δ.

 $\Delta = (\text{max - min})/L$ 

# **Quantization Levels**

- The midpoint of each zone is assigned a value from 0 to L-1 (resulting in L values)
- Each sample falling in a zone is then approximated to the value of the midpoint.

# **Quantization Zones**

- Assume we have a voltage signal with amplitutes  $V_{min}$ =-20V and  $V_{max}$ =+20V.
- We want to use L=8 quantization levels.
- Zone width  $\Lambda = (20 20)/8 = 5$
- The 8 zones are: -20 to -15, -15 to -10, -10 to -5, -5 to 0, 0 to +5, +5 to +10, +10 to +15, +15 to +20
- The midpoints are: -17.5, -12.5, -7.5, -2.5, 2.5, 7.5, 12.5, 17.5

# **Assigning Codes to Zones**

- · Each zone is then assigned a binary code.
- The number of bits required to encode the zones, or the number of bits per sample as it is commonly referred to, is obtained as follows:

$$n_b = \log_2 L$$

- Given our example,  $n_b = 3$
- The 8 zone (or level) codes are therefore: 000, 001, 010, 011, 100, 101, 110, and 111
- · Assigning codes to zones:
  - 000 will refer to zone -20 to -15
  - 001 to zone -15 to -10, etc.

#### Quantization and encoding of a sampled signal



# **Quantization Error**

- · When a signal is quantized, we introduce an error
  - the coded signal is an approximation of the actual amplitude value.
- The difference between actual and coded value (midpoint) is referred to as the quantization error.
- The more zones, the smaller  $\Delta$ 
  - which results in smaller errors.
- BUT, the more zones the more bits required to encode the samples
  - higher bit rate

#### **Analog-to-digital Conversion**

Example An 12-bit analog-to-digital converter (ADC) advertises an accuracy of ± the least significant bit (LSB). If the input range of the ADC is 0 to 10 volts, what is the accuracy of the ADC in analog volts?

#### Solution:

If the input range is 10 volts then the analog voltage represented by the LSB would be:

$$V_{LSB} = \frac{V_{\text{max}}}{2^{\text{Nu bits}}} = \frac{10}{2^{12}} = \frac{10}{4096} = .0024 \text{ volts}$$

Hence the accuracy would be ± 0.0024 volts.

#### Sampling related concepts

- Over/exact/under sampling
- · Regular/irregular sampling
- · Linear/Logarithmic sampling
- Aliasing
- · Anti-aliasing filter
- Image
- · Anti-image filter

#### Steps for digitization/reconstruction of a signal

- Band limiting (LPF)
- · Sampling / Holding
- Ouantization
- Coding

These are basic steps for A/D conversion

- D/A converter
- Sampling / Holding
- Image rejection

These are basic steps for reconstructing a sampled digital signal

# Digital data: end product of A/D conversion and related concepts

• Bit: least digital information, binary 1 or 0

• Nibble: 4 bits

• Byte: 8 bits, 2 nibbles

• Word: 16 bits, 2 bytes, 4 nibbles

• Some jargon:

 integer, signed integer, long integer, 2s complement, hexadecimal, octal, floating point, etc



# Data types

- Our first requirement is to find a way to represent information (data) in a form that is mutually comprehensible by human and machine.
  - Ultimately, we need to develop schemes for representing all conceivable types of information - language, images, actions, etc.
  - Specifically, the devices that make up a computer are switches that can be on or off, i.e. at high or low voltage.
  - Thus they naturally provide us with two symbols to work with:
    - we can call them on and off, or 0 and 1.

#### What kinds of data do we need to represent?

#### Numbers

signed, unsigned, integers, floating point, complex, rational, irrational, ...

Text

characters, strings, ...

#### Images

pixels, colors, shapes, ...

#### Sound Logical

true, false

true, false

#### Instructions

• • • •

#### Data type:

- representation and operations within the computer

# **Number Systems – Representation**

- Positive radix, positional number systems
- A number with *radix* **r** is represented by a string of digits:

$$A_{n-1}A_{n-2} \dots A_1A_0 \cdot A_{-1}A_{-2} \dots A_{-m+1}A_{-m}$$

in which  $0 \le A_i < r$  and  $\bullet$  is the *radix point*.

• The string of digits represents the power series:

$$(\text{Number})_{\mathbf{r}} = \left(\sum_{i=0}^{\mathbf{i}=\mathbf{n}-1} A_{\mathbf{i}} \cdot \mathbf{r}^{\mathbf{i}}\right) + \left(\sum_{\mathbf{j}=-\mathbf{m}}^{\mathbf{j}=-1} A_{\mathbf{j}} \cdot \mathbf{r}^{\mathbf{j}}\right)$$

(Integer Portion) + (Fraction Portion)

#### **Decimal Numbers**

- "decimal" means that we have ten digits to use in our representation
  - the symbols 0 through 9
- · What is 3546?
  - it is *three* thousands plus *five* hundreds plus *four* tens plus *six*
  - i.e.  $3546 = 3 \times 10^3 + 5 \times 10^2 + 4 \times 10^1 + 6 \times 10^0$
- · How about negative numbers?
  - we use two more  $\underline{symbols}$  to distinguish positive and negative:
    - + and

#### **Decimal Numbers**

- "decimal" means that we have <u>ten</u> digits to use in our representation (the symbols 0 through 9)
- What is 3546?
  - it is *three* <u>thousands</u> plus *five* <u>hundreds</u> plus *four* <u>tens</u> plus *six* <u>ones</u>.
  - i.e.  $3546 = 3.10^3 + 5.10^2 + 4.10^1 + 6.10^0$
- · How about negative numbers?
  - we use two more <u>symbols</u> to distinguish positive and negative:
    - + and -

# **Unsigned Binary Integers**

 $Y = \text{"abc"} = a.2^2 + b.2^1 + c.2^0$ 

(where the digits a, b, c can each take on the values of 0 or 1 only)

|      | N = number of bits  |   | 3-bits | 5-bits | 8-bits   |
|------|---------------------|---|--------|--------|----------|
|      | Range is:           | 0 | 000    | 00000  | 00000000 |
|      | $0 \le i < 2^N - 1$ | 1 | 001    | 00001  | 00000001 |
| Prob | lam:                | 2 | 010    | 00010  | 00000010 |
|      | v do we represent   | 3 | 011    | 00011  | 00000011 |
| neg  | ative numbers?      | 4 | 100    | 00100  | 00000100 |

# **Signed Binary Integers** -2s Complement representation-

- Transformation
  - To transform a into -a, invert all bits in a and add 1 to the result

| Range is:                    |
|------------------------------|
| $-2^{N-1} < i < 2^{N-1} - 1$ |

#### Advantages:

- Operations need not check the sign
- · Only one representation for zero
- Efficient use of all the bits

| -16 | 10000 |
|-----|-------|
|     |       |
| -3  | 11101 |
| -2  | 11110 |
| -1  | 11111 |
| 0   | 00000 |
| +1  | 00001 |
| +2  | 00010 |
| +3  | 00011 |
|     |       |
| +15 | 01111 |
|     |       |

#### Limitations of integer representations

- · Most numbers are not integer!
  - Even with integers, there are two other considerations:
- · Range:
  - The magnitude of the numbers we can represent is determined by how many bits we use:
    - e.g. with 32 bits the largest number we can represent is about +/- 2 billion, far too small for many purposes.
- · Precision:
  - The exactness with which we can specify a number:
    - e.g. a 32 bit number gives us 31 bits of precision, or roughly 9 figure precision in decimal repesentation.
- · We need another data type!

#### Real numbers

 Our decimal system handles non-integer *real* numbers by adding yet another symbol - the decimal point (.) to make a *fixed point* notation:

$$-\ e.g.\ 3456.78 = 3.10^3 + 4.10^2 + 5.10^1 + 6.10^0 + 7.10^{-1} + 8.10^{-2}$$

- The floating point, or scientific, notation allows us to represent very large and very small numbers (integer or real), with as much or as little precision as needed:
  - Unit of electric charge e = 1.602 176 462 x 10<sup>-19</sup> Coulomb
  - Volume of universe = 1 x  $10^{85}$  cm<sup>3</sup>
    - the two components of these numbers are called the mantissa and the exponent

# Real numbers in binary

- We mimic the decimal floating point notation to create a "hybrid" binary floating point number:
  - We first use a "binary point" to separate whole numbers from fractional numbers to make a fixed point notation:
    - e.g.  $00011001.110 = 1.2^4 + 1.10^3 + 1.10^1 + 1.2^{-1} + 1.2^{-2} = 25.75$  $(2^{-1} = 0.5 \text{ and } 2^{-2} = 0.25, \text{ etc.})$
  - We then "float" the binary point:
    - 00011001 110 -> 1 1001110 x 24 mantissa = 1.1001110, exponent = 4
  - Now we have to express this without the extra symbols (x, 2, .)
    - · by convention, we divide the available bits into three fields:

sign, mantissa, exponent

#### IEEE-754 fp numbers - 1

s biased exp. fraction 32 bits:

 $N = (-1)^s \times 1$ . fraction  $\times 2^{(biased exp. - 127)}$ 

- Sign: 1 bit
- Mantissa: 23 bits
  - We "normalize" the mantissa by dropping the leading 1 and recording only its fractional part (why?)
- Exponent: 8 bits
  - In order to handle both +ve and -ve exponents, we add 127 to the actual exponent to create a "biased exponent":
    - 2<sup>-127</sup> => biased exponent = 0000 0000 (= 0)
    - 20 => biased exponent = 0111 1111 (= 127)
    - 2<sup>+127</sup> => biased exponent = 1111 1110 (= 254)

# IEEE-754 fp numbers - 2

- Example: Find the corresponding to representation of 25.75
  - 25.75 => 00011001.110 => 1.1001110 x 24
  - sign bit = 0 (+ve)
  - normalized mantissa (fraction) = 100 1110 0000 0000 0000 0000
  - biased exponent =  $4 + 127 = 131 \Rightarrow 10000011$
- · Values represented by convention:
  - Infinity (+ and -): exponent = 255 (1111 1111) and fraction = 0
  - NaN (not a number): exponent = 255 and fraction  $\neq 0$
  - Zero (0): exponent = 0 and fraction = 0
    - note: exponent = 0 => fraction is de-normalized, i.e no hidden 1

# IEEE-754 fp numbers - 3

• Double precision (64 bit) floating point

|          | s | biased exp. | fraction |
|----------|---|-------------|----------|
| 64 bits: | 1 | 11 bits     | 52 bits  |

$$N = (-1)^s \times 1.$$
 fraction  $\times 2^{(biased exp. - 1023)}$ 

- Range & Precision:
  - 32 bit
    - mantissa of 23 bits + 1 => approx. 7 digits decimal
       2+/-127 => approx. 10+/-38

  - 64 bit:
    - mantissa of 52 bits + 1 => approx. 15 digits decimal
    - 2+/-1023 => approx. 10+/-306

# **Binary Numbers and Binary Coding**

- · Flexibility of representation
  - Within constraints below, can assign any binary combination (called a code word) to any data as long as data is uniquely encoded.
- · Information Types
  - Numeric
    - · Must represent range of data needed
    - Very desirable to represent data such that simple, straightforward computation for common arithmetic operations permitted
    - · Tight relation to binary numbers
  - Non-numeric
    - · Greater flexibility since arithmetic operations not applied.
    - · Not tied to binary numbers

#### **Non-numeric Binary Codes**

- Given *n* binary digits (called bits), a binary code is a mapping from a set of represented elements to a subset of the  $2^n$  binary numbers.
- Example: A binary code for the seven colors of the rainbow
- · Code 100 is not used

| Color  | Binary Number |
|--------|---------------|
| Red    | 000           |
| Orange | 001           |
| Yellow | 010           |
| Green  | 011           |
| Blue   | 101           |
| Indigo | 110           |
| Violet | 111           |

# **Number of Bits Required**

 Given M elements to be represented by a binary code, the minimum number of bits, n, needed, satisfies the following relationships:

$$2^n > M > 2^{(n-1)}$$
  
 $n = \lceil \log_2 M \rceil$  where  $\lceil x \rceil$ , called the *ceiling* function, is the integer greater than or equal to  $x$ .

- Example: How many bits are required to represent <u>decimal digits</u> with a binary code?
  - -4 bits are required  $(n = \lceil \log_2 9 \rceil = 4)$

# **Number of Elements Represented**

- Given n digits in radix r, there are  $r^n$  distinct elements that can be represented.
- But, you can represent m elements,  $m < r^n$
- Examples:
  - You can represent 4 elements in radix r = 2 with n = 2 digits: (00, 01, 10, 11).
  - You can represent 4 elements in radix r = 2 with n = 4 digits; (0001, 0010, 0100, 1000).

# **Binary Coded Decimal (BCD)**

- In the 8421 Binary Coded Decimal (BCD) representation each decimal digit is converted to its 4bit pure binary equivalent
- This code is the simplest, most intuitive binary code for decimal digits and uses the same powers of 2 as a binary number.
  - but only encodes the first ten values from 0 to 9.
    - For example: (57)<sub>dec</sub> → (?) <sub>bcd</sub>

(5 7) dec = (0101 0111)bcd

#### **Error-Detection Codes**

- <u>Redundancy</u> (e.g. extra information), in the form of extra bits, can be incorporated into binary code words to detect and correct errors.
- A simple form of redundancy is <u>parity</u>, an extra bit appended onto the code word to make the number of 1's odd or even.
  - Parity can detect all single-bit errors and some multiple-bit errors.
- A code word has even parity if the number of 1's in the code word is even.
- A code word has odd parity if the number of 1's in the code word is odd.

#### **4-Bit Parity Code Example**

• Fill in the even and odd parity bits:

|                                 | 1 2                            |
|---------------------------------|--------------------------------|
| Even Parity<br>Message - Parity | Odd Parity<br>Message . Parity |
| 000.                            | 000 _                          |
| 001.                            | 001                            |
| 010.                            | 010 _                          |
| 011 .                           | 011 _                          |
| 100.                            | 100 _                          |
| 101.                            | 101 _                          |
| 110.                            | 110 _                          |
| 111.                            | 111 .                          |

 The codeword "1111" has even parity and the codeword "1110" has odd parity. Both can be used to represent 3-bit data.

# **ASCII Character Codes**

- American Standard Code for Information Interchange
- This code is a popular code used to represent information sent as character-based data.
- It uses 7- bits to represent
  - 94 Graphic printing characters
  - 34 Non-printing characters
- Some non-printing characters are used for text format

   e.g. BS = Backspace, CR = carriage return
- Other non-printing characters are used for record marking and flow control
- e.g. STX = start text areas, ETX = end text areas.

Copyright 2000 N. AYDIN. All rights reserved.

72

# **ASCII Properties**

- ASCII has some interesting properties:
- Digits 0 to 9 span Hexadecimal values  $30_{16}$  to  $39_{16}$
- Upper case A-Z span 41<sub>16</sub> to 5A<sub>16</sub>
- Lower case a-z span 61<sub>16</sub> to 7A<sub>16</sub>
  - Lower to upper case translation (and vice versa) occurs by flipping bit 6
- Delete (DEL) is all bits set.
  - a carryover from when punched paper tape was used to store messages

#### UNICODE

- UNICODE extends ASCII to 65,536 universal characters codes
  - For encoding characters in world languages
  - Available in many modern applications
  - 2 byte (16-bit) code words

#### Warning: Conversion or Coding?

- Do NOT mix up "conversion of a decimal number to a binary number" with "coding a decimal number with a binary code".
- $13_{10} = 1101_2$ 
  - -This is conversion
- 13  $\Leftrightarrow$  0001 0011<sub>RCD</sub>
  - -This is coding

# Another use for bits: Logic

· Beyond numbers

73

- logical variables can be true or false, on or off, etc., and so are readily represented by the binary system.
- A logical variable A can take the values false = 0 or true = 1 only.
- The manipulation of logical variables is known as Boolean Algebra, and has its own set of operations
  - which are not to be confused with the arithmetical operations.
- Some basic operations: NOT, AND, OR, XOR

# **Binary Logic and Gates**

- Binary variables take on one of two values.
- <u>Logical operators</u> operate on binary values and binary variables.
- Basic logical operators are the <u>logic functions</u> AND, OR and NOT.
- · Logic gates implement logic functions.
- <u>Boolean Algebra</u>: a useful mathematical system for specifying and transforming logic functions.
- We study Boolean algebra as foundation for designing and analyzing digital systems!

# **Binary Variables**

- Recall that the two binary values have different names:
  - True/False
  - On/Off
  - Yes/No
  - -1/0
- We use 1 and 0 to denote the two values.
- Variable identifier examples:
  - $-A, B, y, z, or X_1$  for now
  - RESET, START IT, or ADD1 later

# **Logical Operations**

- The three basic logical operations are:
  - AND
  - OR
  - NOT
- AND is denoted by a dot (·)
- OR is denoted by a plus (+)
- NOT is denoted by an overbar ( ), a single quote mark () after, or (-) before the variable

#### **Notation Examples**

- Examples:
  - Y=A.B is read "Y is equal to A AND B."
  - z=x+v is read "z is equal to x OR v."
  - X=Ā is read "X is equal to NOT A."
- Note: The statement:

1 + 1 = 2 (read "one plus one equals two")

is not the same as

1 + 1 = 1 (read "1 or 1 equals 1").

#### **Operator Definitions**

• Operations are defined on the values "0" and "1" for each operator:

| AND             | OR        | NOT                |
|-----------------|-----------|--------------------|
| $0\cdot 0=0$    | 0+0=0     | $\overline{0} = 1$ |
| $0 \cdot 1 = 0$ | 0 + 1 = 1 | $\bar{1} = 0$      |
| $1 \cdot 0 = 0$ | 1 + 0 = 1 |                    |
| $1 \cdot 1 = 1$ | 1 + 1 = 1 |                    |

#### **Truth Tables**

- Truth table a tabular listing of the values of a function for all possible combinations of values on its arguments
- Example: Truth tables for the basic logic operations:

 $\begin{array}{c|c}
NOT \\
\hline
Z = \overline{X} \\
\hline
1 \\
0
\end{array}$ 

|   |     |                 |  |    |   |         | <br>_ |
|---|-----|-----------------|--|----|---|---------|-------|
|   | AND |                 |  | OR |   |         |       |
| X | Y   | $Z = X \cdot Y$ |  | X  | Y | Z = X+Y |       |
| 0 | 0   | 0               |  | 0  | 0 | 0       |       |
| 0 | 1   | 0               |  | 0  | 1 | 1       |       |
| 1 | 0   | 0               |  | 1  | 0 | 1       |       |
| 1 | 1   | 1               |  | 1  | 1 | 1       |       |

#### **Transistor: Building Block of Computers**

- •Microprocessors contain millions of transistors
  - **Intel Pentium 4 (2000):** 48 million
  - IBM PowerPC 750FX (2002): 38 million
  - IBM/Apple PowerPC G5 (2003): 58 million
- ·Logically, each transistor acts as a switch
- •Combined to implement logic functions
  - AND, OR, NOT
- •Combined to build higher-level structures
  - Adder, multiplexer, decoder, register, ...
- •Combined to build processor

#### **Building Functions from Logic Gates**

- •Combinational Logic Circuit
  - output depends only on the current inputs
  - stateless
- •Sequential Logic Circuit
  - output depends on the sequence of inputs (past and present)
  - stores information (state) from past inputs

#### **Basic Logic Gates**



#### Waveform behavior in time



# **Logic Diagrams and Expressions**

| _ | Tru | th Table                       | Equation                                                     |
|---|-----|--------------------------------|--------------------------------------------------------------|
|   | XYZ | $F = X + \overline{Y} \cdot Z$ |                                                              |
|   | 000 | 0                              | $\mathbf{F} = \mathbf{X} + \overline{\mathbf{Y}} \mathbf{Z}$ |
|   | 001 | 1                              |                                                              |
|   | 010 | 0                              | Logic Diagram                                                |
|   | 011 | 0                              | X                                                            |
|   | 100 | 1                              |                                                              |
|   | 101 | 1                              | Y F                                                          |
|   | 110 | 1                              | z                                                            |
|   | 111 | 1                              |                                                              |

- Boolean equations, truth tables and logic diagrams describe the same function!
- Truth tables are unique; expressions and logic diagrams are not. This gives flexibility in implementing functions.

# **Boolean Algebra**

An algebraic structure defined on a set of at least two elements, B, together with three binary operators (denoted +, · and —) that satisfies the following basic identities:

| 1.  | X + 0 = X                                          | 2.  | $X \cdot 1 = X$                         | Existence of 0 and1         |
|-----|----------------------------------------------------|-----|-----------------------------------------|-----------------------------|
| 3.  | X + 1 = 1                                          | 4.  | $X \cdot 0 = 0$                         | Existence of 0 and 1        |
| 5.  | X + X = X                                          | 6.  | $X \cdot X = X$                         | Idempotence                 |
| 7.  | $X + \overline{X} = 1$                             | 8.  | $X \cdot \overline{X} = 0$              | Existence of complement     |
| 9.  | $\overline{\overline{X}} = X$                      |     |                                         | Involution                  |
| 10. | X + Y = Y + X                                      | 11. | XY = YX                                 | Commutative                 |
| 12. | (X+Y)+Z=X+(Y+Z)                                    | 13. | (XY)Z = X(                              | YZ) Associative             |
| 14. | X(Y+Z) = XY + XZ                                   | 15. | X + YZ = (2                             | (X + Y)(X + Z) Distributive |
| 16. | $\overline{X+Y} = \overline{X} \cdot \overline{Y}$ | 17. | $\overline{X \cdot Y} = \overline{X} +$ | P DeMorgan's                |

#### **Boolean Operator Precedence**

- The order of evaluation in a Boolean expression is:
  - 1. Parentheses
  - 2. NOT
  - 3. AND
  - 4. OR
- Consequence: Parentheses appear around OR expressions
- Example:  $F = A(B + C)(C + \overline{D})$

#### **Example 1: Boolean Algebraic Proof**

$$\begin{array}{lll} A+A\cdot B=A & (Absorption\ Theorem) \\ Proof\ Steps & Justification\ (identity\ or\ theorem) \\ A+A\cdot B & Justification\ (identity\ or\ theorem) \\ =A\cdot 1+A\cdot B & X=X\cdot 1 \\ =A\cdot (1+B) & X\cdot Y+X\cdot Z=X\cdot (Y+Z) (Distributive\ Law) \\ =A\cdot 1 & 1+X=1 \\ =A & X\cdot 1=X \end{array}$$

- · Our primary reason for doing proofs is to learn:
  - Careful and efficient use of the identities and theorems of Boolean algebra, and
  - How to choose the appropriate identity or theorem to apply to make forward progress, irrespective of the application.

#### **Example 2: Boolean Algebraic Proofs**

$$AB + \overline{A}C + BC = AB + \overline{A}C \text{ (Consensus Theorem)}$$

$$Proof Steps: Justification \text{ (identity or theorem)}$$

$$AB + \overline{A}C + BC$$

$$= AB + \overline{A}C + 1 \cdot BC$$

$$= AB + \overline{A}C + (A + \overline{A}) \cdot BC$$

$$= AB + \overline{A}C + ABC + \overline{A}BC$$

$$= AB (1+C) + \overline{A}C (1+B)$$

$$= AB \cdot 1 + \overline{A}C \cdot 1$$

$$= AB + \overline{A}C$$

#### **Example 3: Boolean Algebraic Proofs**

$$\begin{split} &(\overline{X+Y})Z+X\overline{Y}=\overline{Y}(X+Z)\\ &Proof\ Steps & Justification\ (identity\ or\ theorem)\\ &(\overline{X+Y})Z+X\,\overline{Y} \end{split}$$

# **Useful Theorems**

$$x \cdot y + \overline{x} \cdot y = y$$
  $(x + y)(\overline{x} + y) = y$  Minimization  
 $x + x \cdot y = x$   $x \cdot (x + y) = x$  Absorption  
 $x + \overline{x} \cdot y = x + y$   $x \cdot (\overline{x} + y) = x \cdot y$  Simplification  
 $x \cdot y + \overline{x} \cdot z + y \cdot z = x \cdot y + \overline{x} \cdot z$  Consensus  
 $(x + y) \cdot (\overline{x} + z) \cdot (y + z) = (x + y) \cdot (\overline{x} + z)$   
 $\overline{x + y} = \overline{x} \cdot \overline{y}$   $\overline{x \cdot y} = \overline{x} + \overline{y}$  DeMorgan's Laws

# **Proof of Simplification**

$$(x+y)(\overline{x}+y)=y$$

 $\mathbf{x} \cdot \mathbf{y} + \overline{\mathbf{x}} \cdot \mathbf{y} = \mathbf{y}$ 

# **Proof of DeMorgan's Laws**

$$\overline{\mathbf{x} + \mathbf{y}} = \overline{\mathbf{x}} \cdot \overline{\mathbf{y}}$$

$$\overline{\mathbf{x}\cdot\mathbf{y}} = \overline{\mathbf{x}} + \overline{\mathbf{y}}$$

#### **Boolean Function Evaluation**

$$\begin{aligned} F1 &= xy\overline{z} \\ F2 &= x + \overline{y}z \\ F3 &= \overline{x}\overline{y}\overline{z} + \overline{x}\ y\ z + x\overline{y} \end{aligned} \end{aligned} \qquad \begin{aligned} x & y & z & F1 & F2 & F3 & F4 \\ 0 & 0 & 0 & 0 & 0 & 1 & 0 \\ 0 & 0 & 1 & 0 & 1 & 0 & 1 \\ 0 & 1 & 0 & 0 & 0 & 0 & 0 \\ 0 & 1 & 1 & 0 & 0 & 0 & 0 \\ 0 & 1 & 1 & 0 & 0 & 1 & 1 \\ 1 & 0 & 0 & 0 & 1 & 1 & 1 \\ 1 & 0 & 1 & 0 & 1 & 1 & 1 \\ 1 & 1 & 0 & 1 & 1 & 1 & 0 & 0 \\ 1 & 1 & 1 & 0 & 1 & 0 & 0 & 0 \end{aligned}$$

# More than 2 Inputs?

•AND/OR can take any number of inputs.

AND = 1 if all inputs are 1. OR = 0 if any input is 0. Similar for NAND/NOR

•Can implement with multiple two-input gates, or with single CMOS circuit.



#### **Functions and Functional Blocks**

- The functions considered are those found to be very useful in design
- Corresponding to each of the functions is a combinational circuit implementation called a functional block.
- In the past, many functional blocks were implemented as SSI, MSI, and LSI circuits.
- Today, they are often simply parts within a VLSI circuit.

# **Rudimentary Logic Functions**

- Functions of a single variable X
- · Can be used on the inputs to functional blocks to implement other than the block's intended function





#### **Multiple-bit Rudimentary Functions**

• Multi-bit Examples:



- a bus which is a vector signal
- In (b) of the example,  $F = (F_3, F_2, F_1, F_0)$  is a bus.
- The bus can be split into individual bits as shown in (b)
- Sets of bits can be split from the bus as shown in (c) for bits 2 and 1 of F.
- The sets of bits need not be continuous as shown in (d) for bits 3, 1, and 0 of F.

# **Enabling Function**

- Enabling permits an input signal to pass through to an
- Disabling blocks an input signal from passing through to an output, replacing it with a fixed value
- The value on the output when it is disable can be Hi-Z (as for three-state buffers and transmission gates), 0, or 1
- When disabled, 0 output · When disabled, 1 output-· Enabling applications?

# **Decoding**

- Decoding the conversion of an *n*-bit input code to an m-bit output code with  $n \le m \le 2^n$  such that each valid code word produces a unique output code
- · Circuits that perform decoding are called decoders
- · Here, functional blocks for decoding are
  - called *n*-to-*m* line decoders, where  $m \leq 2^n$ , and
  - -generate  $2^n$  (or fewer) minterms for the n input variables

# **Decoder Examples**



# **Decoder Expansion - Example**

• Result



104

#### **Decoder with Enable**

- In general, attach m-enabling circuits to the outputs
- Truth table for the function
- Note use of X's to denote both 0 and 1
  - Combination containing two X's represent four binary combinations
- Alternatively, can be viewed as distributing value of signal EN to
  1 of 4 outputs





# **Encoding**

- Encoding the opposite of decoding the conversion of an *m*-bit input code to a *n*-bit output code with *n* ≤ *m* ≤ 2<sup>n</sup> such that each valid code word produces a unique output code
- · Circuits that perform encoding are called encoders
- An encoder has 2<sup>n</sup> (or fewer) input lines and n output lines which generate the binary code corresponding to the input values
- Typically, an encoder converts a code containing exactly one bit that is 1 to a binary code corresponding to the position in which the 1 appears.

#### **Selecting**

- Selecting of data or information is a critical function in digital systems and computers
- Circuits that perform selecting have:
  - -A set of information inputs from which the selection is made
  - -A single output
  - -A set of control lines for making the selection
- Logic circuits that perform selecting are called *multiplexers*
- Selecting can also be done by three-state logic or transmission gates

#### **Multiplexers**

- A multiplexer selects information from an input line and directs the information to an output line
- A typical multiplexer has n control inputs (S<sub>n-1</sub>, ... S<sub>0</sub>) called *selection inputs*, 2<sup>n</sup> information inputs (I<sub>2</sub><sup>n</sup><sub>-1</sub>, ... I<sub>0</sub>), and one output Y
- A multiplexer can be designed to have m information inputs with m < 2<sup>n</sup> as well as n selection inputs

. . . . .

# 2-to-1-Line Multiplexer

- Since  $2 = 2^1$ , n = 1
- The single selection variable S has two values:
  - -S = 0 selects input  $I_0$
  - S = 1 selects input L

· The equation:

$$\mathbf{Y} = \overline{\mathbf{S}}\mathbf{I}_0 + \mathbf{S}\mathbf{I}_1$$

• The circuit:



# **Example: 4-to-1-line Multiplexer**

- 2-to-2<sup>2</sup>-line decoder
- $2^2 \times 2$  AND-OR



# **Multiplexer Width Expansion**

- · Select "vectors of bits" instead of "bits"
- Use multiple copies of  $2^n \times 2$  AND-OR in parallel
- Example: 4-to-1-line quad multiplexer



#### **Functional Blocks: Addition**

- · Binary addition used frequently
- Addition Development:
  - Half-Adder (HA), a 2-input bit-wise addition functional block.
  - Full-Adder (FA), a 3-input bit-wise addition functional block,
  - Ripple Carry Adder, an iterative array to perform binary addition, and
  - Carry-Look-Ahead Adder (CLA), a hierarchical structure to improve performance.

# Functional Block: Half-Adder

• A 2-input, 1-bit width binary adder that performs the following computations:

| X                       | 0   | 0   | 1   | 1   |
|-------------------------|-----|-----|-----|-----|
| + <b>Y</b>              | + 0 | + 1 | + 0 | + 1 |
| $\mathbf{C} \mathbf{S}$ | 0 0 | 01  | 01  | 10  |

- A half adder adds two bits to produce a two-bit sum
- The sum is expressed as a sum bit, S and a carry bit, C
- The half adder can be specified as a truth table for S and C ⇒

| X | Y                | C | $\mathbf{S}$ |
|---|------------------|---|--------------|
| 0 | 0                | 0 | 0            |
|   | 1                | 0 | 1            |
| 1 | 0<br>1<br>0<br>1 | 0 | 1            |
| 1 | 1                | 1 | 0            |

# **Implementations: Half-Adder**

• The most common half adder implementation is (e)





• A NAND only implementation is:



113

Copyright 2000 N. AYDIN. All rights reserved.

114

112

# Functional Block: Full-Adder

- · A full adder is similar to a half adder, but includes a carryin bit from lower stages. Like the half-adder, it computes a sum bit, S and a carry bit, C.
  - For a carry-in (Z) of 0, it is the same as the half-adder:
  - For a carry- in (Z) of 1:

| $\mathbf{Z}$ | 0   | 0   | 0   | 0   |
|--------------|-----|-----|-----|-----|
| X            | 0   | 0   | 1   | 1   |
| + <b>Y</b>   | + 0 | + 1 | + 0 | + 1 |
| C S          | 0 0 | 01  | 01  | 10  |
| Z            | 1   | 1   | 1   | 1   |
| X            | 0   | 0   | 1   | 1   |
| + <b>Y</b>   | + 0 | + 1 | + 0 | + 1 |
| CS           | 0 1 | 10  | 10  | 11  |

115

117

# **Logic Optimization: Full-Adder**

• Full-Adder Truth Table:



• Full-Adder K-Map:

| s |    |    | ,  | Y  |
|---|----|----|----|----|
|   | 0  | 1, | 3  | 1, |
| Х | 1, | 5  | 1, | 6  |
|   |    |    | ,  |    |



# **Equations: Full-Adder**

• From the K-Map, we get:

$$S = X \overline{Y} \overline{Z} + \overline{X} Y \overline{Z} + \overline{X} \overline{Y} Z + X Y Z$$

$$C = X Y + X Z + Y Z$$

The S function is the three-bit XOR function (Odd Function):

$$S = X \oplus Y \oplus Z$$

The Carry bit C is 1 if both X and Y are 1 (the sum is 2), or if the sum is 1 and a carry-in (Z) occurs. Thus C can be

$$C = XY + (X \oplus Y)Z$$

- The term X·Y is carry generate.
- The term  $X \oplus Y$  is *carry propagate*.

# **Implementation: Full Adder**

- · Full Adder Schematic
- · Here X. Y. and Z. and C (from the previous pages) are A, B, C<sub>i</sub> and C<sub>o</sub>, respectively. Also,

G = generate and

P = propagate.





(G = Generate) OR (P = Propagate AND C<sub>i</sub> = Carry In)  $Co = G + P \cdot Ci$ 

# 4-bit Ripple-Carry Binary Adder

• A four-bit Ripple Carry Adder made from four 1bit Full Adders:



#### 2's Complement Adder/Subtractor

- Subtraction can be done by addition of the 2's Complement.
  - 1. Complement each bit (1's Complement.)
  - 2. Add 1 to the result.
- The circuit shown computes A + B and A − B:
- For S = 1, subtract, the 2's complement of B is formed by using XORs to form the 1's comp and adding the 1 applied to Co.
- For S = 0, add, B is passed through unchanged



# Combinational vs. Sequential

#### •Combinational Circuit

- always gives the same output for a given set of inputs
  - ex: adder always generates sum and carry, regardless of previous inputs

#### Sequential Circuit

- stores information
- output depends on stored information (state) plus input
  - so a given input might produce different outputs, depending on the stored information

#### **Introduction to Sequential Circuits**



122

Outputs = h(State)
Output function type depends on

 Output function type depends on specification and affects the design significantly

# **R-S Latch: Simple Storage Element**

- •R is used to "reset" or "clear" the element set it to zero.
- •S is used to "set" the element set it to one.





- •If both R and S are one, out could be either zero or one.
  - "quiescent" state -- holds its previous value
  - note: if a is 1, b is 0, and vice versa

# **R-S Latch Summary**

- $\cdot \mathbf{R} = \mathbf{S} = \mathbf{1}$ 
  - -hold current value in latch
- •R=1, S=0
  - set value to 1
- •R = 0, S = 1
  - set value to 0
- $\cdot \mathbf{R} = \mathbf{S} = \mathbf{0}$ 
  - -both outputs equal one
  - -final state determined by electrical properties of gates
  - -Don't do it!

# **D** Latch

 Adding an inverter to the S-R Latch, gives the D Latch:



Q DQ(t+1)Comment 0 0 No change 0 0 1 1 Set Q 1 0 Clear Q 0 No Change



The graphic symbol for a D Latch is:

D Q

C Q

# Register

- •A register stores a multi-bit value.
  - We use a collection of D-latches, all controlled by a common WE.
  - When WE=1, n-bit value D is written to register.



125

# **Representing Multi-bit Values**

- •Number bits from right (0) to left (n-1)
  - iust a convention -- could be left to right, but must be *consistent*
- •Use brackets to denote range:

**D[l:r]** denotes bit **l** to bit **r**, from *left* to *right* 



•May also see A<14:9>, especially in hardware block diagrams.

# Memory

•Now that we know how to store bits, we can build a memory – a logical  $k \times m$  array of stored bits.



127

2<sup>2</sup> x 3 Memory



**More Memory Details** 

128

- •This is a not the way actual memory is implemented.
  - fewer transistors, much more dense, relies on electrical properties
- •But the logical structure is very similar.
  - address decoder
  - word select line
  - word write enable
- •Two basic kinds of RAM (Random Access Memory)
- •Static RAM (SRAM)
- fast, maintains data as long as power applied
- •Dynamic RAM (DRAM)
  - slower but denser, bit storage decays must be periodically refreshed

Also, non-volatile memories: ROM, PROM, flash, ...

**State Machine** 

- •Another type of sequential circuit
  - -Combines combinational logic with storage
  - "Remembers" state, and changes output (and state) based on inputs and current state



Combinational vs. Sequential

•Two types of "combination" locks



131

132

#### The Clock

•Frequently, a clock circuit triggers transition from one state to the next.



•At the beginning of each clock cycle, state machine makes a transition, based on the current state and the external inputs.

#### **Implementing a Finite State Machine**

- •Combinational logic
  - Determine outputs and next state.
- Storage elements
  - Maintain state representation.



134

#### **Storage: Master-Slave Flipflop**

•A pair of gated D-latches, to isolate *next* state from *current* state.



becomes *current* state and is sent to the logic circuit.

logic circuit, is stored in Latch A.

#### **Storage**

- •Each master-slave flipflop stores one state bit.
- •The number of storage elements (flipflops) needed is determined by the number of states (and the representation of each state).
- •Examples:

133

- Sequential lock
  - Four states two bits

#### **Finite State Machine**

- A description of a system with the following components:
- 1. A finite number of states
- 2. A finite number of external inputs
- 3. A finite number of external outputs
- 4. An explicit specification of all state transitions
- 5. An explicit specification of what determines each external output value
- · Often described by a state diagram.
  - Inputs trigger state transitions.
  - Outputs are associated with each state (or with each transition).

# State of Sequential Lock

Our lock example has four different states, labelled A-D:

- A: The lock is not open, and no relevant operations have been performed.
- B: The lock is not open, and the user has completed the R-13 operation.
- C: The lock is not open, and the user has completed R-13, followed by L-22.
- D: The lock is open.

# **State Diagram**

•Shows states and



# **Sequential Circuit Design Procedure**

- · Specification
- Formulation
  - Obtain a state diagram or state table
- · State Assignment
  - Assign binary codes to the states
- Flip-Flop Input Equation Determination
   Select flip-flop types and derive flip-flop equations from next state entries in the table
- · Output Equation Determination
- Derive output equations from output entries in the table
- Optimization
- Optimize the equations
- Technology Mapping
  - Find circuit from equations and map to flip-flops and gate technology
- Verification
  - Verify correctness of final design

#### **Example: Sequence Recognizer Procedure**

- · To develop a sequence recognizer state diagram:
  - Begin in an initial state in which NONE of the initial portion of the sequence has occurred (typically "reset" state).
  - Add a state that recognizes that the first symbol has occurred.
  - Add a state that recognizes that the first symbol has occurred
     Add states that recognize each successive symbol occurring.
  - The final state represents the input sequence (possibly less the final input value) occurence.
  - Add state transition arcs which specify what happens when a symbol not in the proper sequence has occurred.
  - Add other arcs on non-sequence inputs which transition to states that represent the input subsequence that has occurred.
- The last step is required because the circuit must recognize the input sequence regardless of where it occurs within the overall sequence applied since "reset.".

# **State Assignment**

- Each of the *m* states must be assigned a unique code
- Minimum number of bits required is *n* such that

 $n \ge \lceil \log_2 m \rceil$ where  $\lceil x \rceil$  is the smallest integer  $\ge x$ 

- There are useful state assignments that use more than the minimum number of bits
- There are  $2^n$  m unused states

# **Sequence Recognizer Example**

- Example: Recognize the sequence 1101
  - Note that the sequence 1111101 contains 1101 and "11" is a proper sub-sequence of the sequence.
- Thus, the sequential machine must remember that the first two one's have occurred as it receives another symbol.
- Also, the sequence 1101101 contains 1101 as both an initial subsequence and a final subsequence with some overlap, i. e., 1101101 or 1101101.
- And, the 1 in the middle, 110<u>1</u>101, is in both subsequences.
- The sequence 1101 must be recognized each time it occurs in the input sequence.

#### **Example: Recognize 1101**

- · Define states for the sequence to be recognized:
  - assuming it starts with first symbol,
  - continues through each symbol in the sequence to be recognized, and
  - uses output 1 to mean the full sequence has occurred.
  - with output 0 otherwise.
- Starting in the initial state (Arbitrarily named "A"):
  - Add a state that recognizes the first "1."
- A 1/0
- State "A" is the initial state, and state "B" is the state which represents the fact that the "first" one in the input subsequence has occurred.
- The output symbol "0" means that the full recognized sequence has not yet occurred.

Copyright 2000 N. AYDIN. All rights reserved.

1.42

# Example: Recognize 1101 ...

- · After one more 1, we have:
  - C is the state obtained when the input sequence has two "1"s.



• Finally, after 110 and a 1, we have:



- Transition arcs are used to denote the output function (Mealy Model)
- Output 1 on the arc from D means the sequence has been recognized
- To what state should the arc from state D go? Remember: 1101101?
- Note that D is the last state but the output 1 occurs for the input applied in D. This is the case when a Mealy model is assumed.

#### Example: Recognize 1101 ...

23Ekim2k8



• Clearly the final 1 in the recognized sequence 1101 is a sub-sequence of 1101. It follows a 0 which is not a sub-sequence of 1101. Thus it should represent the same state reached from the initial state after a first 1 is observed. We obtain:



# Example: Recognize 1101 ...



- The state have the following abstract meanings:
  - A: No proper sub-sequence of the sequence has occurred
  - B: The sub-sequence 1 has occurred.
  - C: The sub-sequence 11 has occurred.
  - D: The sub-sequence 110 has occurred.
  - The 1/1 on the arc from D to B means that the last 1 has occurred and thus, the sequence is recognized.

# Example: Recognize 1101 ...



- The other arcs are added to each state for inputs not yet listed. Which arcs are missing?
  - "0" arc from A
  - "0" arc from B
  - "1" arc from C
- "0" arc from D.

# **Example: Recognize 1101...**

 State transition arcs must represent the fact that an input subsequence has occurred. Thus we get:



 Note that the 1 arc from state C to state C implies that State C means two or more 1's have occurred.

#### **Formulation: Find State Table**

- From the State Diagram, we can fill in the State Table.
- There are 4 states, one input, and one output.
   We will choose the form with four rows, one for each current state.
- From State A, the 0 and input transitions have been filled in along with the outputs.



| Present<br>State | Next State<br>x=0 x=1 | Output<br>x=0 x=1 |
|------------------|-----------------------|-------------------|
| A                | A B                   | 0 0               |
| В                |                       |                   |
| С                |                       |                   |
| D                |                       |                   |

#### **Formulation: Find State Table**

· From the state diagram, we complete the state table.



| Present | Next | State | Out | put |
|---------|------|-------|-----|-----|
| State   | x=0  | x=1   | x=0 | x=1 |
| A       | A    | В     | 0   | 0   |
| В       | A    | С     | 0   | 0   |
| C       | D    | C     | 0   | 0   |
| D       | A    | В     | 0   | 1   |

What would the state diagram and state table look like for the Moore model?

#### **Example: Moore Model for Sequence 1101**

- · For the Moore Model, outputs are associated with states.
- We need to add a state "E" with output value 1 for the final 1 in the recognized input sequence.
  - This new state E, though similar to B, would generate an output of 1 and thus be different from B.
- · The Moore model for a sequence recognizer usually has more states than the Mealy model.

# **Example: Moore Model ...**

- · We mark outputs on states for Moore model
- Arcs now show only state transitions
- Add a new state E to produce the output 1
- · Note that the new state, E produces the same behavior present time. Thus these states do represent a different

in the future as state B. But it gives a different output at the abstraction of the input history.

# **Example: Moore Model ...**

 The state table is shown below



152

| Present | Next State | Output |
|---------|------------|--------|
| State   | x=0 x=1    | y      |
| A       | A B        | 0      |
| В       | A C        | 0      |
| C       | D C        | 0      |
| D       | A E        | 0      |
| E       | A C        | 1      |

# **State Assignment – Example 1**

| ١   | Present | Next | State | Out | tput |
|-----|---------|------|-------|-----|------|
| ١   | State   | x=0  | x=1   | x=0 | x=1  |
|     | A       | A    | В     | 0   | 0    |
| - [ | n       |      | n     |     | -1   |

· How may assignments of codes with a minimum number of bits?

-Two

A = 0, B = 1 or A = 1, B = 0

- Does it make a difference?
  - -Only in variable inversion, so small, if any.

#### **State Assignment – Example 2**

| Present | Next State | Output  |
|---------|------------|---------|
| State   | x=0 x=1    | x=0 x=1 |
| A       | A B        | 0 0     |
| В       | A C        | 0 0     |
| C       | D C        | 0 0     |
| D       | A B        | 0 1     |

· How may assignments of codes with a minimum number of bits?

 $4 \times 3 \times 2 \times 1 = 24$ 

· Does code assignment make a difference in

# State Assignment – Example 2 ...

- Assignment 1: A = 0.0, B = 0.1, C = 1.0, D = 1.1
- The resulting coded state table:

| Present<br>State |     | State<br>x = 1 | Out<br>x = 0 | • |
|------------------|-----|----------------|--------------|---|
| 0 0              | 0 0 | 01             | 0            | 0 |
| 0 1              | 0 0 | 10             | 0            | 0 |
| 10               | 11  | 10             | 0            | 0 |
| 11               | 0 0 | 01             | 0            | 1 |

#### Find Flip-Flop Input and Output Equations: Example 2 - Assignment 1

- Assume D flip-flops
- Interchange the bottom two rows of the state table, to obtain K-maps for D<sub>1</sub>, D<sub>2</sub>, and Z:

| $\mathbf{D}_1$ |   | X | _   | $\mathbf{D}_2$ |   | X |                | Z              |   | X |     |
|----------------|---|---|-----|----------------|---|---|----------------|----------------|---|---|-----|
|                | 0 | 0 | L   |                | 0 | 1 |                |                | 0 | 0 |     |
|                | 0 | 1 | v   |                | 0 | 0 | .,             |                | 0 | 0 | v   |
| Y <sub>1</sub> | 0 | 0 | 1 2 |                | 0 | 1 | $\mathbf{Y}_2$ | Y <sub>1</sub> | 0 | 0 | 1 2 |
| <b>1</b> 1     | 1 | 1 |     | $\mathbf{Y}_1$ | 1 | 0 |                | <b>1</b> 1     | 0 | 1 |     |

#### Find Flip-Flop Input and Output Equations: Example 2 - Assignment 2

- Assume D flip-flops
- Obtain K-maps for D<sub>1</sub>, D<sub>2</sub>, and Z:



# State Assignment – Example 2 ...

- Assignment 2: A = 0.0, B = 0.1, C = 1.1, D = 1.0
- The resulting coded state table:

| Present | Next             | State | Output           |       |
|---------|------------------|-------|------------------|-------|
| State   | $\mathbf{x} = 0$ | x = 1 | $\mathbf{x} = 0$ | x = 1 |
| 0 0     | 0 0              | 0 1   | 0                | 0     |
| 0 1     | 0 0              | 11    | 0                | 0     |
| 11      | 10               | 11    | 0                | 0     |
| 10      | 0 0              | 01    | 0                | 1     |

# **Optimization: Example 2: Assignment 1**

• Performing two-level optimization:

| $\mathbf{D_1}$ X            | $\mathbf{D}_{2}$   X | <b>Z</b>   X                                                      |
|-----------------------------|----------------------|-------------------------------------------------------------------|
| 0 0                         | 0 1                  | 0 0                                                               |
| $01_{\rm V}$                | $0 0_{\mathbf{V}}$   | $\begin{bmatrix} 0 & 0 \end{bmatrix}_{\mathbf{V}}$                |
| $Y_1 \bigcirc 0 \bigcirc 0$ | $Y_1$ 0 1 $Y_2$      | $\mathbf{v} = \begin{bmatrix} 0 & 0 \end{bmatrix}^{\mathbf{I}_2}$ |
| 1 1 1                       | 1 1 0                | 0 1                                                               |

$$\begin{array}{ll} D_1 = \underline{Y}_1 \overline{Y}_2 + X \overline{Y}_1 \underline{Y}_2 \\ D_2 = \overline{X} \underline{Y}_1 \underline{Y}_2 + X \overline{Y}_1 \overline{Y}_2 + X \underline{Y}_1 \underline{Y}_2 \\ Z = X \underline{Y}_1 \underline{Y}_2 & \text{Gate Input Cost} = 22 \end{array}$$

# Optimization: Example 2: Assignment 2

• Performing two-level optimization:



$$\begin{array}{ll} D_1 = Y_1Y_2 + X\overline{Y}_2 & \text{Gate Input Cost} = 9 \\ D_2 = X & \text{Select this state assignment for} \\ Z = XY_1\overline{Y}_2 & \text{completion of the design} \end{array}$$

# **Map Technology**

# • Library: - D Flip-flops with Reset (not inverted) - NAND gates with up to 4 inputs and inverters X Clock Reset

# **Mapped Circuit - Final Result**



Typical mixed signal design flow



# The chip manufacturing process



A 12-inch (300 mm) wafer of Intel Core i7 (Courtesy Intel)



#### Typical post synthesis layout



#### Picture of the fabricated chip





#### Testing board for the chip





Top side

Bottom side

1/1