| <u>by</u> | <u>Sh</u> |
|-----------|-----------|
| ing       | Pseud     |

#### **ADDSVL**

Add multiple of Streaming SVE vector register size to scalar register

Add the Streaming SVE vector register size in bytes multiplied by an immediate in the range -32 to 31 to the 64-bit source general-purpose register or current stack pointer, and place the result in the 64-bit destination general-purpose register or current stack pointer.

This instruction does not require the PE to be in Streaming SVE mode.

# SME (FEAT\_SME)

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0 0 0 0 1 0 0 0 0 1 Rn 0 1 0 1 1 imm6 Rd
```

```
ADDSVL <Xd SP>, <Xn SP>, #<imm>
```

```
if ! HaveSME() then UNDEFINED;
integer n = UInt(Rn);
integer d = UInt(Rd);
integer imm = SInt(imm6);
```

## **Assembler Symbols**

| <xd sp></xd sp> | Is the 64-bit name of the destination general-purpose register or stack pointer, encoded in the "Rd" field. |
|-----------------|-------------------------------------------------------------------------------------------------------------|
| <xn sp></xn sp> | Is the 64-bit name of the source general-purpose register or stack pointer, encoded in the "Rn" field.      |
| <imm></imm>     | Is the signed immediate operand, in the range -32 to 31, encoded in the "imm6" field.                       |

#### **Operation**

```
CheckSMEEnabled();
constant integer SVL = CurrentSVL;
integer len = imm * (SVL DIV 8);
bits(64) operand1 = if n == 31 then SP[] else X[n, 64];
bits(64) result = operand1 + len;

if d == 31 then
    SP[] = result;
else
    X[d, 64] = result;
```

### **Operational information**

#### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu