| <u>y</u>  | <u>Sh</u>   |
|-----------|-------------|
| <u>ng</u> | <u>Pseu</u> |

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

## **BRKA**

Break after first true condition

Sets destination predicate elements up to and including the first active and true source element to true, then sets subsequent elements to false. Inactive elements in the destination predicate register remain unmodified or are set to zero, depending on whether merging or zeroing predication is selected. Does not set the condition flags.

```
BRKA <Pd>.B, <Pq>/<ZM>, <Pn>.B
```

```
if !HaveSVE() && !HaveSME() then UNDEFINED;
constant integer esize = 8;
integer g = UInt(Pg);
integer n = UInt(Pn);
integer d = UInt(Pd);
boolean merging = (M == '1');
boolean setflags = FALSE;
```

## **Assembler Symbols**

<Pd> Is the name of the destination scalable predicate register,

encoded in the "Pd" field.

<Pg> Is the name of the governing scalable predicate register, encoded in the "Pg" field.

Is the predication qualifier, encoded in "M":

| M | < <b>Z</b> M> |
|---|---------------|
| 0 | Z             |
| 1 | М             |

<Pn> Is the name of the source scalable predicate register, encoded in the "Pn" field.

## Operation

<ZM>

```
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV esize;
bits(PL) mask = P[g, PL];
bits(PL) operand = P[n, PL];
bits(PL) operand2 = P[d, PL];
```

```
boolean break = FALSE;
bits(PL) result;
constant integer psize = esize DIV 8;
for e = 0 to elements-1
    boolean element = ActivePredicateElement(operand, e, esize);
    if <a href="ActivePredicateElement">ActivePredicateElement</a> (mask, e, esize) then
        bit pbit = if !break then '1' else '0';
        Elem[result, e, psize] = ZeroExtend(pbit, psize);
        break = break | element;
    elsif merging then
        bit pbit = PredicateElement(operand2, e, esize);
        Elem[result, e, psize] = ZeroExtend(pbit, psize);
        Elem[result, e, psize] = ZeroExtend('0', psize);
if setflags then
    PSTATE.<N, Z, C, V> = PredTest (mask, result, esize);
P[d, PL] = result;
```

<u>Base</u> <u>SIMD&FP</u> <u>SVE</u> <u>SME</u> <u>Index by</u> <u>Instructions</u> <u>Instructions</u> <u>Instructions</u> <u>Encoding</u>

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu