| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

Sh Pseu

# **CCMN** (register)

Conditional Compare Negative (register) sets the value of the condition flags to the result of the comparison of a register value and the inverse of another register value if the condition is TRUE, and an immediate value otherwise.

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 sf 0 1 1 1 0 0 1 0 0 1 0 Rm cond 0 0 Rn 0 nzcv
```

```
32-bit (sf == 0)
```

```
CCMN <Wn>, <Wm>, #<nzcv>, <cond>
64-bit (sf == 1)

CCMN <Xn>, <Xm>, #<nzcv>, <cond>

integer n = UInt(Rn);
integer m = UInt(Rm);
constant integer datasize = 32 << UInt(sf);
bits(4) flags = nzcv;</pre>
```

# **Assembler Symbols**

| <wn></wn>     | Is the 32-bit name of the first general-purpose source register, encoded in the "Rn" field.                                                                 |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <wm></wm>     | Is the 32-bit name of the second general-purpose source register, encoded in the "Rm" field.                                                                |
| <xn></xn>     | Is the 64-bit name of the first general-purpose source register, encoded in the "Rn" field.                                                                 |
| <xm></xm>     | Is the 64-bit name of the second general-purpose source register, encoded in the "Rm" field.                                                                |
| <nzcv></nzcv> | Is the flag bit specifier, an immediate in the range 0 to 15, giving the alternative state for the 4-bit NZCV condition flags, encoded in the "nzcv" field. |
| <cond></cond> | Is one of the standard conditions, encoded in the "cond" field in the standard way.                                                                         |

# **Operation**

```
if ConditionHolds(cond) then
  bits(datasize) operand1 = X[n, datasize];
  bits(datasize) operand2 = X[m, datasize];
  (-, flags) = AddWithCarry(operand1, operand2, '0');
PSTATE.<N, Z, C, V> = flags;
```

## **Operational information**

#### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu