| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

Pseu

# **CINV**

Conditional Invert returns, in the destination register, the bitwise inversion of the value of the source register if the condition is TRUE, and otherwise returns the value of the source register.

This is an alias of CSINV. This means:

- The encodings in this description are named to match the encodings of <u>CSINV</u>.
- The description of <u>CSINV</u> gives the operational pseudocode, any constrained unpredictable behavior, and any operational information for this instruction.

# 32-bit (sf == 0)

```
cinv <wd>, <wn>, <cond>
is equivalent to
        CSINV <wd>, <wn>, <wn>, invert(<cond>)
and is the preferred disassembly when Rn == Rm.
```

# 64-bit (sf == 1)

and is the preferred disassembly when Rn == Rm.

# **Assembler Symbols**

| <wd></wd> | Is the 32-bit name of the general-purpose destination register, encoded in the "Rd" field.      |
|-----------|-------------------------------------------------------------------------------------------------|
| <wn></wn> | Is the 32-bit name of the general-purpose source register, encoded in the "Rn" and "Rm" fields. |
| <xd></xd> | Is the 64-bit name of the general-purpose destination register, encoded in the "Rd" field.      |

| <xn></xn>     | Is the 64-bit name of the general-purpose source register, encoded in the "Rn" and "Rm" fields.                              |
|---------------|------------------------------------------------------------------------------------------------------------------------------|
| <cond></cond> | Is one of the standard conditions, excluding AL and NV, encoded in the "cond" field with its least significant bit inverted. |

# **Operation**

The description of <u>CSINV</u> gives the operational pseudocode for this instruction.

# **Operational information**

# If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu