| <u>y</u>  | <u>Sh</u>   |
|-----------|-------------|
| <u>ng</u> | <u>Pseu</u> |

## **CLASTB** (scalar)

Conditionally extract last element to general-purpose register

From the source vector register extract the last active element, and then zero-extend that element to destructively place in the destination and first source general-purpose register. If there are no active elements then destructively zero-extend the least significant element-size bits of the destination and first source general-purpose register.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 11 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2   | 1 | 0 |
|----|----|----|----|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----------|---|---|----|---|---|---|---|-----|---|---|
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | size  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 1  | Pg       |   |   | Zm | 1 |   |   | F | Rdr | 1 |   |
|    |    |    |    |    |    |    |    |       |    |    |    |    |    | В  |    |    |    |          |   |   |    |   |   |   |   |     |   |   |

```
CLASTB <R><dn>, <Pq>, <R><dn>, <Zm>.<T>
```

```
if !HaveSVE() && !HaveSME() then UNDEFINED;
constant integer esize = 8 << UInt(size);
integer g = UInt(Pg);
integer dn = UInt(Rdn);
integer m = UInt(Zm);
constant integer csize = if esize < 64 then 32 else 64;
boolean isBefore = TRUE;</pre>
```

## **Assembler Symbols**

<R>

Is a width specifier, encoded in "size":

| size | <r></r> |
|------|---------|
| 01   | W       |
| x0   | W       |
| 11   | X       |

Is the number [0-30] of the source and destination general-purpose register or the name ZR (31), encoded in the "Rdn"

field.

<Pg> Is the name of the governing scalable predicate register P0-

P7, encoded in the "Pg" field.

<Zm> Is the name of the source scalable vector register, encoded

in the "Zm" field.

Is the size specifier, encoded in "size":

| size | <t></t> |
|------|---------|
| 0.0  | В       |
| 01   | Н       |
| 10   | S       |
| 11   | D       |

## **Operation**

```
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV esize;
bits(PL) mask = P[g, PL];
bits(esize) operand1 = X[dn, esize];
bits(VL) operand2 = \mathbb{Z}[m, VL];
bits(csize) result;
integer last = LastActiveElement(mask, esize);
if last < 0 then
    result = ZeroExtend(operand1, csize);
else
    if !isBefore then
        last = last + 1;
        if last >= elements then last = 0;
    result = ZeroExtend(Elem[operand2, last, esize], csize);
X[dn, csize] = result;
```

## **Operational information**

If FEAT\_SME is implemented and the PE is in Streaming SVE mode, then any subsequent instruction which is dependent on the general-purpose register written by this instruction might be significantly delayed.

| <u>Base</u>  | SIMD&FP      | <u>SVE</u>   | <u>SME</u>   | Index by |
|--------------|--------------|--------------|--------------|----------|
| Instructions | Instructions | Instructions | Instructions | Encoding |

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu