Sh Pseu

#### **CLS**

Count Leading Sign bits counts the number of leading bits of the source register that have the same value as the most significant bit of the register, and writes the result to the destination register. This count does not include the most significant bit of the source register.

op

```
32-bit (sf == 0)

CLS <Wd>, <Wn>
64-bit (sf == 1)

CLS <Xd>, <Xn>
integer d = UInt (Rd);
```

constant integer datasize = 32 << <u>UInt(sf);</u>

# **Assembler Symbols**

integer  $n = \overline{UInt}(Rn);$ 

| <wd></wd> | Is the 32-bit name of the general-purpose destination register, encoded in the "Rd" field. |
|-----------|--------------------------------------------------------------------------------------------|
| <wn></wn> | Is the 32-bit name of the general-purpose source register, encoded in the "Rn" field.      |
| <xd></xd> | Is the 64-bit name of the general-purpose destination register, encoded in the "Rd" field. |
| <xn></xn> | Is the 64-bit name of the general-purpose source register, encoded in the "Rn" field.      |

## **Operation**

```
integer result;
bits(datasize) operand1 = X[n, datasize];
result = CountLeadingSignBits(operand1);
X[d, datasize] = result<datasize-1:0>;
```

## **Operational information**

#### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu