## CRC32B, CRC32H, CRC32W, CRC32X

CRC32 checksum performs a cyclic redundancy check (CRC) calculation on a value held in a general-purpose register. It takes an input CRC value in the first source operand, performs a CRC on the input value in the second source operand, and returns the output CRC value. The second source operand can be 8, 16, 32, or 64 bits. To align with common usage, the bit order of the values is reversed as part of the operation, and the polynomial 0x04C11DB7 is used for the CRC calculation.

In an Armv8.0 implementation, this is an optional instruction. From Armv8.1, it is mandatory for all implementations to implement this instruction.

#### Note

*ID\_AA64ISAR0\_EL1*.CRC32 indicates whether this instruction is supported.

# CRC (FEAT\_CRC32)

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 sf 0 0 1 1 0 1 0 1 1 0 Rm 0 1 0 0 sz Rn Rd
```

```
CRC32B (sf == 0 \&\& sz == 00)
```

```
CRC32B <Wd>, <Wn>, <Wm>
```

CRC32H (sf == 0 && sz == 01)

CRC32H <Wd>, <Wn>, <Wm>

CRC32W (sf == 0 && sz == 10)

CRC32W < Wd >, < Wn >, < Wm >

CRC32X (sf == 1 && sz == 11)

```
CRC32X <Wd>, <Wn>, <Xm>

if !IsFeatureImplemented(FEAT_CRC32) then UNDEFINED;
integer d = UInt(Rd);
integer n = UInt(Rn);
integer m = UInt(Rm);
if sf == '1' && sz != '11' then UNDEFINED;
```

```
if sf == '0' && sz == '11' then UNDEFINED;
constant integer size = 8 << <u>UInt</u>(sz);
```

### **Assembler Symbols**

| <wd></wd> | Is the 32-bit name of the general-purpose accumulator output register, encoded in the "Rd" field. |
|-----------|---------------------------------------------------------------------------------------------------|
| <wn></wn> | Is the 32-bit name of the general-purpose accumulator input register, encoded in the "Rn" field.  |
| <xm></xm> | Is the 64-bit name of the general-purpose data source register, encoded in the "Rm" field.        |
| <wm></wm> | Is the 32-bit name of the general-purpose data source register, encoded in the "Rm" field.        |

#### **Operation**

```
bits(32) acc = X[n, 32];  // accumulator
bits(size) val = X[m, size];  // input value
bits(32) poly = 0x04C11DB7<31:0>;
bits(32+size) tempacc = BitReverse(acc):Zeros(size);
bits(size+32) tempval = BitReverse(val):Zeros(32);

// Poly32Mod2 on a bitstring does a polynomial Modulus over {0,1} operation of the poly32Mod2 and the poly in th
```

#### **Operational information**

#### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructionsEncoding

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu