| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

Sh Pseu

#### **CSEL**

If the condition is true, Conditional Select writes the value of the first source register to the destination register. If the condition is false, it writes the value of the second source register to the destination register.

| 31 30 29 28 2 | 7 26 25 | 24 | 23 2 | 22 21 | 20 19 18 17 16 | 15 14 13 12 | 11 | 10 | 9 | 8 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|---------------|---------|----|------|-------|----------------|-------------|----|----|---|-----|---|---|---|---|----|---|---|
| sf 0 0 1 1    | 0 1     | 0  | 1    | 0 0   | Rm             | cond        | 0  | 0  |   | Rı  | 1 |   |   |   | Rd |   |   |
| ор            | op o2   |    |      |       |                |             |    |    |   |     |   |   |   |   |    |   |   |

```
32-bit (sf == 0)
```

```
CSEL <Wd>, <Wn>, <cond>
64-bit (sf == 1)

CSEL <Xd>, <Xn>, <Xm>, <cond>

integer d = UInt(Rd);
integer n = UInt(Rn);
integer m = UInt(Rm);
constant integer datasize = 32 << UInt(sf);</pre>
```

#### **Assembler Symbols**

| <wd></wd>     | Is the 32-bit name of the general-purpose destination register, encoded in the "Rd" field.   |
|---------------|----------------------------------------------------------------------------------------------|
| <wn></wn>     | Is the 32-bit name of the first general-purpose source register, encoded in the "Rn" field.  |
| <wm></wm>     | Is the 32-bit name of the second general-purpose source register, encoded in the "Rm" field. |
| <xd></xd>     | Is the 64-bit name of the general-purpose destination register, encoded in the "Rd" field.   |
| <xn></xn>     | Is the 64-bit name of the first general-purpose source register, encoded in the "Rn" field.  |
| <xm></xm>     | Is the 64-bit name of the second general-purpose source register, encoded in the "Rm" field. |
| <cond></cond> | Is one of the standard conditions, encoded in the "cond" field in the standard way.          |

## **Operation**

```
bits(datasize) result;
if ConditionHolds(cond) then
  result = X[n, datasize];
```

```
else
    result = X[m, datasize];

X[d, datasize] = result;
```

# **Operational information**

### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

| <u>Base</u>  | SIMD&FP      | <u>SVE</u>   | <u>SME</u>   | Index by |
|--------------|--------------|--------------|--------------|----------|
| Instructions | Instructions | Instructions | Instructions | Encoding |

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu