| <u>y</u>  | <u>Sh</u>   |
|-----------|-------------|
| <u>ng</u> | <u>Pseu</u> |

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

### **CSNEG**

Conditional Select Negation returns, in the destination register, the value of the first source register if the condition is TRUE, and otherwise returns the negated value of the second source register.

This instruction is used by the alias **CNEG**.

| 31 30 29 28 27 26 25 | 24 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 | 9 8 7 6 5 | 4 3 2 1 0 |
|----------------------|----------------------------|-------------------|-----------|-----------|
| sf 1 0 1 1 0 1       | 0 1 0 0 Rm                 | cond 0 1          | Rn        | Rd        |
| ор                   |                            | 02                |           | _         |

## 32-bit (sf == 0)

```
CSNEG <Wd>, <Wn>, <Wm>, <cond>
```

# 64-bit (sf == 1)

```
CSNEG <Xd>, <Xn>, <Xm>, <cond>
integer d = UInt(Rd);
integer n = UInt(Rn);
integer m = UInt(Rm);
constant integer datasize = 32 << UInt(sf);</pre>
```

## **Assembler Symbols**

| <wd></wd>     | Is the 32-bit name of the general-purpose destination register, encoded in the "Rd" field.   |
|---------------|----------------------------------------------------------------------------------------------|
| <wn></wn>     | Is the 32-bit name of the first general-purpose source register, encoded in the "Rn" field.  |
| <wm></wm>     | Is the 32-bit name of the second general-purpose source register, encoded in the "Rm" field. |
| <xd></xd>     | Is the 64-bit name of the general-purpose destination register, encoded in the "Rd" field.   |
| <xn></xn>     | Is the 64-bit name of the first general-purpose source register, encoded in the "Rn" field.  |
| <xm></xm>     | Is the 64-bit name of the second general-purpose source register, encoded in the "Rm" field. |
| <cond></cond> | Is one of the standard conditions, encoded in the "cond"                                     |

field in the standard way.

#### **Alias Conditions**

| Alias | Is preferred when          |  |  |
|-------|----------------------------|--|--|
| CNEG  | cond != '111x' && Rn == Rm |  |  |

### **Operation**

```
bits(datasize) result;
if ConditionHolds(cond) then
    result = X[n, datasize];
else
    result = X[m, datasize];
    result = NOT(result);
    result = result + 1;

X[d, datasize] = result;
```

## **Operational information**

#### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

| <u>Base</u>  | SIMD&FP      | <u>SVE</u>   | <u>SME</u>   | Index by |
|--------------|--------------|--------------|--------------|----------|
| Instructions | Instructions | Instructions | Instructions | Encoding |

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu