| <u>Base</u><br><u>Instructions</u>                                           | SIMD&FP<br>Instructions                                                 | SVE<br>Instructions                                       | SME<br>Instructions                                                                                       | Index by<br>Encoding           |
|------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------|
| ESB                                                                          |                                                                         |                                                           |                                                                                                           |                                |
| also update DIS                                                              | R_EL1 and VDIS                                                          | R_EL2.                                                    | onization event t                                                                                         | J                              |
| In Debug state,<br>at all Exception<br>Reliability, Avail<br>Armv8-A archite | this instruction be levels. See Errore ability, and Servicture profile. | pehaves as if SEr<br>Synchronization<br>ceability (RAS) S | els and in Debug a<br>ror interrupts ar<br>n Barrier in the A<br>Specification, Arr<br>struction executes | e masked<br>arm(R)<br>nv8, for |
| System<br>(FEAT_RAS)                                                         |                                                                         |                                                           |                                                                                                           |                                |
| 31 30 29 28 27 26 25<br>1 1 0 1 0 1 0                                        | 24 23 22 21 20 19 18 3<br>1 0 0 0 0 0 0                                 | 1 1 0 0 1 0 0                                             | 10 9 8 7 6 5 4 3<br>0 1 0 0 0 0 1 1<br>CRm op2                                                            |                                |
| ESB                                                                          |                                                                         |                                                           |                                                                                                           |                                |

Sh Pseu

Sh

Pseu

## Operation

<u>Base SIMD&FP SVE SME Index by Instructions Instructions Instructions Encoding</u>

if !IsFeatureImplemented(FEAT\_RAS) then <a href="mailto:EndOfInstruction">EndOfInstruction</a>();

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.