Sh

Pseu

## FCMLA (vectors)

Base

Instructions

Floating-point complex multiply-add with rotate (predicated)

Multiply the duplicated real components for rotations 0 and 180, or imaginary components for rotations 90 and 270, of the floating-point complex numbers in the first source vector by the corresponding complex number in the second source vector rotated by 0, 90, 180 or 270 degrees in the direction from the positive real axis towards the positive imaginary axis. when considered in polar representation.

Then destructively add the products to the corresponding components of the complex numbers in the addend and destination vector, without intermediate rounding.

These transformations permit the creation of a variety of multiply-add and multiply-subtract operations on complex numbers by combining two of these instructions with the same vector operands but with rotations that are 90 degrees apart.

Each complex number is represented in a vector register as an even/odd pair of elements with the real part in the even-numbered element and the imaginary part in the odd-numbered element. Inactive elements in the destination vector register remain unmodified.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 1 1 0 0 1 0 0 size 0
                               Zm
                                       0 rot |
                                                 Pg
                                                           Zn
```

```
FCMLA <Zda>.<T>, <Pq>/M, <Zn>.<T>, <Zm>.<T>, <const>
```

```
if ! <a href="HaveSVE">HaveSME</a>() then UNDEFINED;
if size == '00' then UNDEFINED;
constant integer esize = 8 << UInt(size);</pre>
integer q = UInt(Pq);
integer n = UInt(Zn);
integer m = UInt(Zm);
integer da = <u>UInt</u>(Zda);
integer sel_a = UInt(rot<0>);
integer sel_b = UInt(NOT(rot<0>));
boolean neg_i = (rot<1> == '1');
boolean neg_r = (rot<0> != rot<1>);
```

## **Assembler Symbols**

<Zda>

Is the name of the third source and destination scalable vector register, encoded in the "Zda" field.

<T>

Is the size specifier, encoded in "size":

| size | <t></t>  |
|------|----------|
| 0.0  | RESERVED |
| 01   | Н        |
| 10   | S        |
| 11   | D        |

<Pg>

Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field.

<Zn>

Is the name of the first source scalable vector register, encoded in the "Zn" field.

<Zm>

Is the name of the second source scalable vector register, encoded in the "Zm" field.

<const>

Is the const specifier, encoded in "rot":

| rot | <const></const> |
|-----|-----------------|
| 00  | #0              |
| 01  | #90             |
| 10  | #180            |
| 11  | #270            |

## **Operation**

```
CheckSVEEnabled();
constant integer VL = <u>CurrentVL</u>;
constant integer PL = VL DIV 8;
constant integer pairs = VL DIV (2 * esize);
bits(PL) mask = \underline{P}[g, PL];
bits (VL) operand1 = if AnyActiveElement (mask, esize) then Z[n, VL] else
bits (VL) operand2 = if \underline{AnyActiveElement} (mask, esize) then \underline{Z} [m, VL] else
bits (VL) operand3 = \mathbb{Z}[da, VL];
bits(VL) result;
for p = 0 to pairs-1
     addend_r = Elem[operand3, 2 * p + 0, esize];
     addend_i = <u>Elem</u>[operand3, 2 * p + 1, esize];
     if ActivePredicateElement (mask, 2 * p + 0, esize) then
          bits(esize) elt1_a = Elem[operand1, 2 * p + sel_a, esize];
          bits(esize) elt2_a = Elem[operand2, 2 * p + sel_a, esize];
          if neg_r then elt2_a = FPNeg(elt2_a);
     addend_r = FPMulAdd(addend_r, elt1_a, elt2_a, FPCR[]);
if ActivePredicateElement(mask, 2 * p + 1, esize) then
  bits(esize) elt1_a = Elem[operand1, 2 * p + sel_a, esize];
          bits(esize) elt2_b = Elem[operand2, 2 * p + sel_b, esize];
          if neg_i then elt2_b = FPNeg(elt2_b);
          addend_i = FPMulAdd(addend_i, elt1_a, elt2_b, FPCR[]);
     Elem[result, 2 * p + 0, esize] = addend_r;
Elem[result, 2 * p + 1, esize] = addend_i;
Z[da, VL] = result;
```

## **Operational information**

This instruction might be immediately preceded in program order by a MOVPRFX instruction. The MOVPRFX instruction must conform to all of the following requirements, otherwise the behavior of the MOVPRFX and this instruction is unpredictable:

- The MOVPRFX instruction must be unpredicated, or be predicated using the same governing predicate register and source element size as this instruction.
- The MOVPRFX instruction must specify the same destination register as this instruction.
- The destination register must not refer to architectural register state referenced by any other source operand register of this instruction.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsEncoding

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu