| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

Pseu

### **FCVTLT**

Floating-point up convert long (top, predicated)

Convert odd-numbered floating-point elements from the source vector to the next higher precision, and place the results in the active overlapping double-width elements of the destination vector. Inactive elements in the destination vector register remain unmodified.

It has encodings from 2 classes: <u>Half-precision to single-precision</u> and <u>Single-precision to double-precision</u>

# Half-precision to single-precision

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 1 1 0 0 1 0 0 1 0 0 1 0 0 1 0 0 1 0 0 1 0 0 2 d
```

```
FCVTLT <Zd>.S, <Pg>/M, <Zn>.H
```

```
if !HaveSVE2() && !HaveSME() then UNDEFINED;
constant integer esize = 32;
integer g = UInt(Pg);
integer n = UInt(Zn);
integer d = UInt(Zd);
```

## Single-precision to double-precision

```
FCVTLT \langle Zd \rangle.D, \langle Pg \rangle /M, \langle Zn \rangle.S
```

```
if !HaveSVE2() && !HaveSME() then UNDEFINED;
constant integer esize = 64;
integer g = UInt(Pg);
integer n = UInt(Zn);
integer d = UInt(Zd);
```

### **Assembler Symbols**

| <zd></zd> | Is the name of the destination scalable vector register, encoded in the "Zd" field.        |
|-----------|--------------------------------------------------------------------------------------------|
| <pg></pg> | Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field. |
| <zn></zn> | Is the name of the source scalable vector register, encoded in the "Zn" field.             |

### Operation

```
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV esize;
bits(PL) mask = P[g, PL];
bits(VL) operand = if AnyActiveElement(mask, esize) then Z[n, VL] else
bits(VL) result = Z[d, VL];

for e = 0 to elements-1
    if ActivePredicateElement(mask, e, esize) then
        bits(esize DIV 2) element = Elem[operand, 2*e + 1, esize DIV 2]
        Elem[result, e, esize] = FPConvertSVE(element, FPCR[], esize);

Z[d, VL] = result;
```

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel; Build timestamp: 2023-09-18T17:56

**SVE** 

<u>Instructions</u>

**SME** 

<u>Instructions</u>

Index by

Encoding

Sh

Pseu

SIMD&FP

<u>Instructions</u>

Base Instructions

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.