| <u>SME</u>   | Index by |
|--------------|----------|
| Instructions | Encoding |

Pseu

### **FMLAL** (multiple vectors)

Base

**Instructions** 

Multi-vector floating-point multiply-add long

SIMD&FP

**Instructions** 

This half-precision floating-point multiply-add long instruction widens all 16-bit half-precision elements in the two or four first and second source vectors to single-precision format, then multiplies the corresponding elements and destructively adds these values without intermediate rounding to the overlapping 32-bit single-precision elements of the ZA double-vector groups. The lowest of the two consecutive vector numbers forming the double-vector group within each half of or each quarter of the ZA array are selected by the sum of the vector select register and immediate offset, modulo half or quarter the number of ZA array vectors.

**SVE** 

Instructions

The vector group symbol, VGx2 or VGx4, indicates that the ZA operand consists of two or four ZA double-vector groups respectively. The vector group symbol is preferred for disassembly, but optional in assembler source code.

This instruction follows SME ZA-targeting floating-point behaviors.

This instruction is unpredicated.

It has encodings from 2 classes:  $\underline{\text{Two ZA double-vectors}}$  and  $\underline{\text{Four ZA double-vectors}}$  vectors

# Two ZA double-vectors (FEAT SME2)

```
if !HaveSME2() then UNDEFINED;
integer v = UInt('010':Rv);
integer n = UInt(Zn:'0');
integer m = UInt(Zm:'0');
integer offset = UInt(off2:'0');
boolean sub_op = FALSE;
constant integer nreg = 2;
```

# Four ZA double-vectors (FEAT\_SME2)

```
FMLAL ZA.S[<Wv>, <offs1>:<offs2>{, VGx4}], { <Zn1>.H-<Zn4>.H }, { <Zm
   if ! <a href="HaveSME2">HaveSME2</a>() then UNDEFINED;
   integer v = UInt('010':Rv);
   integer n = \overline{UInt}(Zn:'00');
   integer m = <u>UInt</u>(Zm:'00');
   integer offset = UInt(off2:'0');
   boolean sub_op = FALSE;
   constant integer nreg = 4;
Assembler Symbols
```

| <wv></wv>       | Is the 32-bit name of the vector select register W8-W11, encoded in the "Rv" field.                                                            |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| <offs1></offs1> | Is the vector select offset, pointing to first of two consecutive vectors, encoded as "off2" field times 2.                                    |
| <offs2></offs2> | Is the vector select offset, pointing to last of two consecutive vectors, encoded as "off2" field times 2 plus 1.                              |
| <zn1></zn1>     | For the two ZA double-vectors variant: is the name of the first scalable vector register of a multi-vector sequence, encoded as "Zn" times 2.  |
|                 | For the four ZA double-vectors variant: is the name of the first scalable vector register of a multi-vector sequence, encoded as "Zn" times 4. |
| <zn4></zn4>     | Is the name of the fourth scalable vector register of a multivector sequence, encoded as "Zn" times 4 plus 3.                                  |
| <zn2></zn2>     | Is the name of the second scalable vector register of a multi-vector sequence, encoded as "Zn" times 2 plus 1.                                 |
| <zm1></zm1>     | For the two ZA double-vectors variant: is the name of the first scalable vector register of a multi-vector sequence, encoded as "Zm" times 2.  |
|                 | For the four ZA double-vectors variant: is the name of the first scalable vector register of a multi-vector sequence, encoded as "Zm" times 4. |
| <zm4></zm4>     | Is the name of the fourth scalable vector register of a multivector sequence, encoded as "Zm" times 4 plus 3.                                  |
| <zm2></zm2>     | Is the name of the second scalable vector register of a multi-vector sequence, encoded as "Zm" times 2 plus 1.                                 |

#### **Operation**

```
CheckStreamingSVEAndZAEnabled();
constant integer VL = CurrentVL;
constant integer elements = VL DIV 32;
integer vectors = VL DIV 8;
integer vstride = vectors DIV nreg;
```

```
bits (32) vbase = X[v, 32];
integer vec = (UInt (vbase) + offset) MOD vstride;
bits(VL) result;
vec = vec - (vec MOD 2);
for r = 0 to nreq-1
    bits (VL) operand1 = \mathbb{Z}[n+r, VL];
    bits(VL) operand2 = \mathbb{Z}[m+r, VL];
    for i = 0 to 1
         bits (VL) operand3 = \underline{ZAvector}[vec + i, VL];
         for e = 0 to elements-1
              bits(16) element1 = \underline{\text{Elem}}[operand1, 2 * e + i, 16];
              bits (16) element 2 = Elem[operand 2, 2 * e + i, 16];
              bits (32) element 3 = Elem[operand 3, e, 32];
              if sub_op then element1 = FPNeq(element1);
         Elem[result, e, 32] = FPMulAddH_ZA(element3, element1, elem
ZAvector[vec + i, VL] = result;
    vec = vec + vstride;
```

<u>Base SIMD&FP SVE SME Index by Instructions Instructions Instructions Encoding</u>

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Sh

**Pseu** 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.