#### **FMMLA**

Floating-point matrix multiply-accumulate

The floating-point matrix multiply-accumulate instruction supports single-precision and double-precision data types in a 2×2 matrix contained in segments of 128 or 256 bits, respectively. It multiplies the 2×2 matrix in each segment of the first source vector by the 2×2 matrix in the corresponding segment of the second source vector. The resulting 2×2 matrix product is then destructively added to the matrix accumulator held in the corresponding segment of the addend and destination vector. This is equivalent to performing a 2-way dot product per destination element. This instruction is unpredicated. The single-precision variant is vector length agnostic. The double-precision variant requires that the current vector length is at least 256 bits, and if the current vector length is not an integer multiple of 256 bits then the trailing bits are set to zero.

- ID\_AA64ZFR0\_EL1.F32MM indicates whether the single-precision variant is implemented.
- ID\_AA64ZFR0\_EL1.F64MM indicates whether the double-precision variant is implemented.

This instruction is illegal when executed in Streaming SVE mode, unless FEAT SME FA64 is implemented and enabled.

It has encodings from 2 classes: 32-bit element and 64-bit element

# 32-bit element (FEAT\_F32MM)

```
FMMLA <Zda>.S, <Zn>.S, <Zm>.S
```

```
if !HaveSVE() | !HaveSVEFP32MatMulExt() then UNDEFINED;
constant integer esize = 32;
integer n = UInt(Zn);
integer m = UInt(Zm);
integer da = UInt(Zda);
```

# 64-bit element (FEAT F64MM)

```
FMMLA <Zda>.D, <Zn>.D, <Zm>.D
```

```
if !HaveSVE() | | !HaveSVEFP64MatMulExt() then UNDEFINED;
constant integer esize = 64;
integer n = UInt(Zn);
```

```
integer m = <u>UInt</u>(Zm);
integer da = <u>UInt</u>(Zda);
```

# **Assembler Symbols**

| <zda></zda> | Is the name of the third source and destination scalable vector register, encoded in the "Zda" field. |
|-------------|-------------------------------------------------------------------------------------------------------|
| <zn></zn>   | Is the name of the first source scalable vector register, encoded in the "Zn" field.                  |
| <zm></zm>   | Is the name of the second source scalable vector register, encoded in the "Zm" field.                 |

## **Operation**

```
CheckNonStreamingSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
if VL < esize * 4 then UNDEFINED;
constant integer segments = VL DIV (4 * esize);
bits(VL) operand1 = \underline{Z}[n, VL];
bits(VL) operand2 = \underline{Z}[m, VL];
bits(VL) operand3 = \mathbb{Z}[da, VL];
bits(VL) result = Zeros(VL);
bits(4*esize) op1, op2;
bits(4*esize) res, addend;
for s = 0 to segments-1
     op1 = Elem[operand1, s, 4*esize];
op2 = Elem[operand2, s, 4*esize];
     addend = Elem[operand3, s, 4*esize];
            = <u>FPMatMulAdd</u>(addend, op1, op2, esize, FPCR[]);
     Elem[result, s, 4*esize] = res;
\underline{\mathbf{Z}}[da, VL] = result;
```

## **Operational information**

This instruction might be immediately preceded in program order by a MOVPRFX instruction. The MOVPRFX instruction must conform to all of the following requirements, otherwise the behavior of the MOVPRFX and this instruction is unpredictable:

- The MOVPRFX instruction must be unpredicated.
- The MOVPRFX instruction must specify the same destination register as this instruction.
- The destination register must not refer to architectural register state referenced by any other source operand register of this instruction.

Sh

Pseu

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56 Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.