| Index by | Sh    |
|----------|-------|
| Encoding | Pseud |

SIMD&FP **SVE SME** Base Instructions **Instructions Instructions** Instructions

## FMOV (immediate, predicated)

Move 8-bit floating-point immediate to vector elements (predicated)

Move a floating-point immediate into each active element in the destination vector. Inactive elements in the destination vector register remain unmodified.

This is an alias of FCPY. This means:

- The encodings in this description are named to match the encodings of FCPY.
- The description of FCPY gives the operational pseudocode, any constrained unpredictable behavior, and any operational information for this instruction.

| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 | 4 3 2 1 0 |
|-------------------------|-------------------------|-----------------------------|-----------|
| 0 0 0 0 0 1 0 1         | size 0 1 Pg             | 1 1 0 imm8                  | Zd        |

is equivalent to

and is always the preferred disassembly.

## **Assembler Symbols**

<T>

< 7.d >Is the name of the destination scalable vector register, encoded in the "Zd" field.

Is the size specifier, encoded in "size":

| size | <t></t>  |
|------|----------|
| 00   | RESERVED |
| 01   | Н        |
| 10   | S        |
| 11   | D        |
|      |          |

<Pg> Is the name of the governing scalable predicate register, encoded in the "Pg" field.

<const>

Is a floating-point immediate value expressible as  $\hat{A}\pm n\tilde{A}\cdot 16\tilde{A}-2^r$ , where n and r are integers such that 16  $\hat{a}$ %× n  $\hat{a}$ %× 31 and -3  $\hat{a}$ %× r  $\hat{a}$ %× 4, i.e. a normalized binary floating-point encoding with 1 sign bit, 3-bit exponent, and 4-bit fractional part, encoded in the "imm8" field.

## **Operation**

The description of <u>FCPY</u> gives the operational pseudocode for this instruction.

## **Operational information**

This instruction might be immediately preceded in program order by a MOVPRFX instruction. The MOVPRFX instruction must conform to all of the following requirements, otherwise the behavior of the MOVPRFX and this instruction is unpredictable:

- The MOVPRFX instruction must be unpredicated, or be predicated using the same governing predicate register and source element size as this instruction.
- The MOVPRFX instruction must specify the same destination register as this instruction.
- The destination register must not refer to architectural register state referenced by any other source operand register of this instruction.

<u>Base</u> <u>SIMD&FP</u> <u>SVE</u> <u>SME</u> <u>Index by</u> Instructions Instructions Instructions Encoding

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

<u>Sh</u> Pseu