| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | <u>Index by</u> |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding        |
|                     |                     |                     |                     |                 |

Sh Pseu

## FNEG (scalar)

Floating-point Negate (scalar). This instruction negates the value in the SIMD&FP source register and writes the result to the SIMD&FP destination register.

Depending on the settings in the *CPACR\_EL1*, *CPTR\_EL2*, and *CPTR\_EL3* registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

0 0 0 1 1 1 1 0 ftype 1 0 0 0 0 1 0 1 0 0 0 0 Rn Rd

opc
```

```
Half-precision (ftype == 11)
(FEAT_FP16)
```

```
FNEG <Hd>, <Hn>
```

# Single-precision (ftype == 00)

```
FNEG <Sd>, <Sn>
```

### Double-precision (ftype == 01)

```
FNEG <Dd>, <Dn>
if ftype == '10' || (ftype == '11' && !IsFeatureImplemented(FEAT_FP16))
integer d = UInt(Rd);
integer n = UInt(Rn);
constant integer esize = 8 << UInt(ftype EOR '10');</pre>
```

#### **Assembler Symbols**

| <dd></dd> | Is the 64-bit name of the SIMD&FP destination register, encoded in the "Rd" field. |
|-----------|------------------------------------------------------------------------------------|
| <dn></dn> | Is the 64-bit name of the SIMD&FP source register, encoded in the "Rn" field.      |
| <hd></hd> | Is the 16-bit name of the SIMD&FP destination register, encoded in the "Rd" field. |
| <hn></hn> | Is the 16-bit name of the SIMD&FP source register, encoded in the "Rn" field.      |
| <sd></sd> | Is the 32-bit name of the SIMD&FP destination register, encoded in the "Rd" field. |

<Sn>

Is the 32-bit name of the SIMD&FP source register, encoded in the "Rn" field.

### **Operation**

```
CheckFPEnabled64();

FPCRType fpcr = FPCR[];
boolean merge = IsMerging(fpcr);
bits(128) result = if merge then V[d, 128] else 0<127:0>;

bits(esize) operand = V[n, esize];

Elem[result, 0, esize] = FPNeg(operand);
V[d, 128] = result;
```

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu