**SME** 

Instructions

## **INS (element)**

Insert vector element from another vector element. This instruction copies the vector element of the source SIMD&FP register to the specified vector element of the destination SIMD&FP register.

This instruction can insert data into individual elements within a SIMD&FP register without clearing the remaining bits to zero.

Depending on the settings in the *CPACR\_EL1*, *CPTR\_EL2*, and *CPTR\_EL3* registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.

This instruction is used by the alias MOV (element).

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 19 18 17 | 16 15 | 14 13 | 12 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-------------|-------|-------|-------|----|---|---|----|---|---|---|---|----|---|---|
| 0  | 1  | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | imm5        | 0     | im    | m4    | 1  |   | F | ln |   |   |   |   | Rd |   |   |

### INS <Vd>.<Ts>[<index1>], <Vn>.<Ts>[<index2>]

```
integer d = UInt(Rd);
integer n = UInt(Rn);

constant integer size = LowestSetBit(imm5);
if size > 3 then UNDEFINED;

constant integer dst_index = UInt(imm5<4:size+1>);
constant integer src_index = UInt(imm4<3:size>);
constant integer idxdsize = 64 << UInt(imm4<3>);
// imm4<size-1:0> is IGNORED
constant integer esize = 8 << size;
```

### **Assembler Symbols**

<Vd>

Is the name of the SIMD&FP destination register, encoded in the "Rd" field.

<Ts>

Is an element size specifier, encoded in "imm5":

| imm5  | <ts></ts> |
|-------|-----------|
| x0000 | RESERVED  |
| xxxx1 | В         |
| xxx10 | Н         |
| xx100 | S         |
| x1000 | D         |

## <index1>

Is the destination element index encoded in "imm5":

| imm5  | <index1></index1> |
|-------|-------------------|
| x0000 | RESERVED          |
| xxxx1 | imm5<4:1>         |
| xxx10 | imm5<4:2>         |
| xx100 | imm5<4:3>         |
| x1000 | imm5<4>           |
|       |                   |

<Vn>

Is the name of the SIMD&FP source register, encoded in the "Rn" field.

<index2>

Is the source element index encoded in "imm5:imm4":

| imm5  | <index2></index2> |
|-------|-------------------|
| x0000 | RESERVED          |
| xxxx1 | imm4<3:0>         |
| xxx10 | imm4<3:1>         |
| xx100 | imm4<3:2>         |
| x1000 | imm4<3>           |
|       |                   |

Unspecified bits in "imm4" are ignored but should be set to zero by an assembler.

# **Operation**

### **Operational information**

If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Sh Pseu

| Copyright © 2010-2023 Arm Limited or it | s affiliates. All rights reserved. This document is Non-Confidential. |
|-----------------------------------------|-----------------------------------------------------------------------|
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |