| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

Pseu

## LD1Q

Gather load quadwords

Gather load of quadwords to active elements of a vector register from memory addresses generated by a vector base plus a 64-bit unscaled scalar register offset. Inactive elements will not cause a read from Device memory or signal faults, and are set to zero in the destination vector.

This instruction is illegal when executed in Streaming SVE mode, unless FEAT SME FA64 is implemented and enabled.

# SVE2 (FEAT\_SVE2p1)

```
LD1Q { <Zt>.Q }, <Pg>/Z, [<Zn>.D{, <Xm>}]

if !HaveSVE2p1() then UNDEFINED;
integer t = UInt(Zt);
integer n = UInt(Zn);
integer m = UInt(Rm);
```

### **Assembler Symbols**

integer g = UInt(Pg);

| <zt></zt> | Is the name of the scalable vector register to be transferred, encoded in the "Zt" field.                         |
|-----------|-------------------------------------------------------------------------------------------------------------------|
| <pg></pg> | Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field.                        |
| <zn></zn> | Is the name of the base scalable vector register, encoded in the "Zn" field.                                      |
| <xm></xm> | Is the optional 64-bit name of the general-purpose offset register, defaulting to XZR, encoded in the "Rm" field. |

#### **Operation**

```
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
CheckNonStreamingSVEEnabled();
constant integer elements = VL DIV 128;
bits(PL) mask = P[g, PL];
bits(VL) base;
bits(64) offset;
bits(VL) result;
boolean contiguous = FALSE;
boolean nontemporal = FALSE;
```

```
boolean tagchecked = TRUE;
AccessDescriptor accdesc = CreateAccDescSVE(MemOp_LOAD, nontemporal, colored if AnyActiveElement (mask, 128) then
   base = Z[n, VL];
   offset = X[m, 64];

for e = 0 to elements-1
   if ActivePredicateElement (mask, e, 128) then
        bits(64) addr = Elem[base, 2*e, 64] + offset;
        Elem[result, e, 128] = Mem[addr, 16, accdesc];
   else
        Elem[result, e, 128] = Zeros(128);

Z[t, VL] = result;
```

## **Operational information**

If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored when its governing predicate register contains the same value for each execution.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <b>Instructions</b> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu