| x by | <u>Sh</u> |
|------|-----------|
| ding | Pseu      |

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructionsEncoding

# LDCLR, LDCLRA, LDCLRAL, LDCLRL

Atomic bit clear on word or doubleword in memory atomically loads a 32-bit word or 64-bit doubleword from memory, performs a bitwise AND with the complement of the value held in a register on it, and stores the result back to memory. The value initially loaded from memory is returned in the destination register.

- If the destination register is not one of WZR or XZR, LDCLRA and LDCLRAL load from memory with acquire semantics.
- LDCLRL and LDCLRAL store to memory with release semantics.
- LDCLR has neither acquire nor release semantics.

For more information about memory ordering semantics, see *Load-Acquire*, *Store-Release*.

For information about memory accesses, see *Load/Store addressing modes*. This instruction is used by the alias <u>STCLR</u>, <u>STCLRL</u>.

# Integer (FEAT\_LSE)

| 31 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 19 18 17 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----------|----|----|----|----|----|----|----|----|----------------|----|----|-----|----|----|----|---|---|----|---|---|---|---|----|---|---|
| 1 x 1    | 1  | 1  | 0  | 0  | 0  | Α  | R  | 1  | Rs             | 0  | 0  | 0   | 1  | 0  | 0  |   |   | Rn |   |   |   |   | Rt |   |   |
| size     |    |    |    |    |    |    |    |    | -              |    |    | ogo |    |    |    |   |   |    |   |   |   |   |    |   |   |

32-bit LDCLR (size == 
$$10 \&\& A == 0 \&\& R == 0$$
)

32-bit LDCLRA (size == 
$$10 \&\& A == 1 \&\& R == 0$$
)

#### 32-bit LDCLRL (size == 10 && A == 0 && R == 1)

64-bit LDCLR (size 
$$== 11 \&\& A == 0 \&\& R == 0$$
)

```
64-bit LDCLRA (size == 11 && A == 1 && R == 0)

LDCLRA <Xs>, <Xt>, [<Xn | SP>]

64-bit LDCLRAL (size == 11 && A == 1 && R == 1)

LDCLRAL <Xs>, <Xt>, [<Xn | SP>]

64-bit LDCLRL (size == 11 && A == 0 && R == 1)

LDCLRL (size == 11 && A == 0 && R == 1)

LDCLRL <Xs>, <Xt>, [<Xn | SP>]

if !IsFeatureImplemented(FEAT_LSE) then UNDEFINED;

integer t = UInt(Rt);
integer n = UInt(Rn);
integer s = UInt(Rs);

constant integer datasize = 8 << UInt(size);
integer regsize = if datasize == 64 then 64 else 32;
boolean acquire = A == '1' && Rt != '111111';
boolean tagchecked = n != 31;
```

## **Assembler Symbols**

| <ws></ws>       | Is the 32-bit name of the general-purpose register holding the data value to be operated on with the contents of the memory location, encoded in the "Rs" field. |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <wt></wt>       | Is the 32-bit name of the general-purpose register to be loaded, encoded in the "Rt" field.                                                                      |
| <xs></xs>       | Is the 64-bit name of the general-purpose register holding the data value to be operated on with the contents of the memory location, encoded in the "Rs" field. |
| <xt></xt>       | Is the 64-bit name of the general-purpose register to be loaded, encoded in the "Rt" field.                                                                      |
| <xn sp></xn sp> | Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Rn" field.                                                             |

#### **Alias Conditions**

| Alias         | Is preferred when         |  |  |  |  |  |  |  |  |
|---------------|---------------------------|--|--|--|--|--|--|--|--|
| STCLR, STCLRL | A == '0' && Rt == '11111' |  |  |  |  |  |  |  |  |

#### **Operation**

```
bits(64) address;
bits(datasize) value;
bits(datasize) data;
```

```
AccessDescriptor accdesc = CreateAccDescAtomicOp(MemAtomicOp BIC, acqui
value = X[s, datasize];
if n == 31 then
    CheckSPAlignment();
    address = SP[];
else
    address = X[n, 64];

bits(datasize) comparevalue = bits(datasize) UNKNOWN; // Irrelevant
data = MemAtomic(address, comparevalue, value, accdesc);

if t != 31 then
    X[t, regsize] = ZeroExtend(data, regsize);
```

## **Operational information**

If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

Internal version only: is a v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56 Sh Pseu

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.