| x by | <u>Sh</u>   |
|------|-------------|
| ding | <u>Pseu</u> |

## LDNT1D (vector plus scalar)

Gather load non-temporal unsigned doublewords

Gather load non-temporal of doublewords to active elements of a vector register from memory addresses generated by a vector base plus a 64-bit unscaled scalar register offset. Inactive elements will not cause a read from Device memory or signal faults, and are set to zero in the destination vector. A non-temporal load is a hint to the system that this data is unlikely to be referenced again soon.

This instruction is illegal when executed in Streaming SVE mode, unless FEAT SME FA64 is implemented and enabled.

| 31302928272625 | 24     | 23     | 2221 | 2019181716 | 15 | 141 | 3121110 | 98765 | 4 3 2 1 0 |
|----------------|--------|--------|------|------------|----|-----|---------|-------|-----------|
| 1 1 0 0 0 1 0  | 1      | 1      | 0 0  | Rm         | 1  | 1   | Pg      | Zn    | Zt        |
|                | msz<1> | msz<0> |      | -          |    | Ū   | _       |       |           |

```
LDNT1D { \langle Zt \rangle.D }, \langle Pg \rangle /Z, [\langle Zn \rangle.D{, \langle Xm \rangle}]
```

```
if !HaveSVE2() then UNDEFINED;
integer t = UInt(Zt);
integer n = UInt(Zn);
integer m = UInt(Rm);
integer g = UInt(Pg);
constant integer esize = 64;
constant integer msize = 64;
boolean unsigned = TRUE;
```

## **Assembler Symbols**

| <zt></zt> | Is the name of the scalable vector register to be transferred, encoded in the "Zt" field.                         |
|-----------|-------------------------------------------------------------------------------------------------------------------|
| <pg></pg> | Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field.                        |
| <zn></zn> | Is the name of the base scalable vector register, encoded in the "Zn" field.                                      |
| <xm></xm> | Is the optional 64-bit name of the general-purpose offset register, defaulting to XZR, encoded in the "Rm" field. |

## Operation

```
CheckNonStreamingSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV esize;
bits(PL) mask = P[g, PL];
bits(VL) base;
bits(64) offset;
```

```
bits(VL) result;
bits (msize) data;
constant integer mbytes = msize DIV 8;
boolean contiguous = FALSE;
boolean nontemporal = TRUE;
boolean tagchecked = TRUE;
<u>AccessDescriptor</u> accdesc = <u>CreateAccDescSVE</u> (<u>MemOp_LOAD</u>, nontemporal, co
if AnyActiveElement (mask, esize) then
     base = \mathbb{Z}[n, VL];
    offset = X[m, 64];
for e = 0 to elements-1
     if <a href="ActivePredicateElement">ActivePredicateElement</a> (mask, e, esize) then
         bits(64) addr = <a href="mailto:ZeroExtend">ZeroExtend</a>(<a href="mailto:Elem">Elem</a>[base, e, esize], 64) + offset;
          data = Mem[addr, mbytes, accdesc];
         Elem[result, e, esize] = Extend(data, esize, unsigned);
     else
         Elem[result, e, esize] = Zeros(esize);
Z[t, VL] = result;
```

## **Operational information**

If FEAT\_SVE2 is implemented or FEAT\_SME is implemented, then if PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored when its governing predicate register contains the same value for each execution.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu