| <u>SME</u>          | Index by        |
|---------------------|-----------------|
| <u>Instructions</u> | <b>Encoding</b> |

Sh

Pseu

Base Instructions

SIMD&FP **Instructions** 

**SVE Instructions** 

## **LDP**

Load Pair of Registers calculates an address from a base register value and an immediate offset, loads two 32-bit words or two 64-bit doublewords from memory, and writes them to two registers. For information about memory accesses, see Load/Store addressing modes.

It has encodings from 3 classes: Post-index, Pre-index and Signed offset

### **Post-index**

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
x 0 1 0 1 0 0 0 1 1
                              imm7
                                               Rt2
                                                            Rn
                                                                         Rt
opc
```

### 32-bit (opc == 00)

```
LDP <Wt1>, <Wt2>, [<Xn | SP>], #<imm>
```

# 64-bit (opc == 10)

```
LDP <Xt1>, <Xt2>, [<Xn | SP>], #<imm>
boolean wback = TRUE;
boolean postindex = TRUE;
```

### **Pre-index**

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
|x 0|1 0 1|0|0 1 1|1
                               imm7
                                               Rt2
opc
```

# 32-bit (opc == 00)

64-bit (opc == 10)

```
LDP <Wt1>, <Wt2>, [<Xn SP>, #<imm>]!
```

```
LDP <Xt1>, <Xt2>, [<Xn | SP>, #<imm>]!
```

```
boolean wback = TRUE;
boolean postindex = FALSE;
```

### Signed offset

| 31 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22            | 21 20 19 18 17 16 15 | 14 13 12 11 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|-------|----|----|----|----|----|----|----|---------------|----------------------|----------------|---|---|----|---|---|---|---|----|---|---|
| x 0   | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1             | imm7                 | Rt2            |   |   | Rn |   |   |   |   | Rt |   |   |
| onc   |    |    |    |    |    |    |    | $\overline{}$ |                      |                |   |   |    |   |   |   |   |    |   |   |

```
32-bit (opc == 00)

LDP <Wt1>, <Wt2>, [<Xn | SP>{, #<imm>}]

64-bit (opc == 10)

LDP <Xt1>, <Xt2>, [<Xn | SP>{, #<imm>}]

boolean wback = FALSE;
boolean postindex = FALSE;
```

For information about the constrained unpredictable behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *LDP*.

## **Assembler Symbols**

| <wt1></wt1> | Is the 32-bit name of the first general-purpose register to be transferred, encoded in the "Rt" field. |
|-------------|--------------------------------------------------------------------------------------------------------|
| TAZLO       |                                                                                                        |

Wt2> Is the 32-bit name of the second general-purpose register to be transferred, encoded in the "Rt2" field.

<Xt1> Is the 64-bit name of the first general-purpose register to be transferred, encoded in the "Rt" field.

<Xt2> Is the 64-bit name of the second general-purpose register to be transferred, encoded in the "Rt2" field.

<Xn|SP> Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Rn" field.

For the 32-bit post-index and 32-bit pre-index variant: is the signed immediate byte offset, a multiple of 4 in the range -256 to 252, encoded in the "imm7" field as <imm>/4.

For the 32-bit signed offset variant: is the optional signed immediate byte offset, a multiple of 4 in the range -256 to 252, defaulting to 0 and encoded in the "imm7" field as <imm>/4.

For the 64-bit post-index and 64-bit pre-index variant: is the signed immediate byte offset, a multiple of 8 in the range -512 to 504, encoded in the "imm7" field as <imm>/8.

For the 64-bit signed offset variant: is the optional signed immediate byte offset, a multiple of 8 in the range -512 to 504, defaulting to 0 and encoded in the "imm7" field as <imm>/8.

#### **Shared Decode**

<imm>

```
integer n = UInt(Rn);
integer t = UInt(Rt);
```

```
integer t2 = UInt(Rt2);
if L:opc<0> == '01' | opc == '11' then UNDEFINED;
boolean signed = (opc<0> != '0');
integer scale = 2 + UInt(opc<1>);
constant integer datasize = 8 << scale;</pre>
bits(64) offset = LSL(SignExtend(imm7, 64), scale);
boolean tagchecked = wback | n != 31;
boolean rt_unknown = FALSE;
boolean wb unknown = FALSE;
if wback && (t == n | t2 == n) && n != 31 then
    Constraint c = ConstrainUnpredictable(Unpredictable WBOVERLAPLD);
    assert c IN {Constraint_WBSUPPRESS, Constraint_UNKNOWN, Constraint_
    case c of
        when <a href="mailto:constraint_WBSUPPRESS">Constraint_WBSUPPRESS</a> wback = FALSE; // writeback is su
        when Constraint_UNKNOWN wb_unknown = TRUE; // writeback i
        when Constraint UNDEF UNDEFINED, EndOfInstruction();
if t == t2 then
    Constraint c = ConstrainUnpredictable(Unpredictable_LDPOVERLAP);
    assert c IN {Constraint_UNKNOWN, Constraint_UNDEF, Constraint_NOP};
    case c of
        when Constraint_UNKNOWN rt_unknown = TRUE; // result is UNKN
        when <a href="Constraint_UNDEF">Constraint_UNDEF</a> UNDEFINED;
```

#### Operation

```
bits(64) address;
bits(datasize) data1;
bits(datasize) data2;
constant integer dbytes = datasize DIV 8;
boolean privileged = PSTATE.EL != ELO;
AccessDescriptor accdesc = CreateAccDescGPR (MemOp LOAD, FALSE, privilege
if n == 31 then
   CheckSPAlignment();
    address = SP[];
else
    address = X[n, 64];
if !postindex then
    address = address + offset;
if IsFeatureImplemented(FEAT_LSE2) && !signed then
   bits(2*datasize) full_data;
    accdesc.ispair = TRUE;
    full_data = Mem[address, 2*dbytes, accdesc];
    if BigEndian(accdesc.acctype) then
        data2 = full_data<(datasize-1):0>;
        data1 = full_data<(2*datasize-1):datasize>;
    else
        data1 = full_data<(datasize-1):0>;
        data2 = full_data<(2*datasize-1):datasize>;
else
```

```
data1 = Mem[address, dbytes, accdesc];
    data2 = Mem[address+dbytes, dbytes, accdesc];
if rt_unknown then
    data1 = bits(datasize) UNKNOWN;
    data2 = bits(datasize) UNKNOWN;
if signed then
    X[t, 64] = SignExtend(data1, 64);
    X[t2, 64] = SignExtend(data2, 64);
else
    X[t, datasize] = data1;
   X[t2, datasize] = data2;
if wback then
    if wb unknown then
        address = bits(64) UNKNOWN;
    elsif postindex then
        address = address + offset;
    if n == 31 then
        SP[] = address;
    else
        X[n, 64] = address;
```

# **Operational information**

If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

Internal version only: is a v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu