| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

Sh Pseu

# LDR (literal)

Load Register (literal) calculates an address from the PC value and an immediate offset, loads a word from memory, and writes it to a register. For information about memory accesses, see *Load/Store addressing modes*. 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

орс

```
32-bit (opc == 00)
```

```
LDR <Wt>, <label>
```

### 64-bit (opc == 01)

```
LDR <Xt>, <label>
integer t = UInt(Rt);
MemOp memop = if opc == '11' then MemOp PREFETCH else MemOp LOAD;
constant integer size = 4 << UInt(opc<0>);
boolean signed = opc == '10';
bits(64) offset = SignExtend(imm19:'00', 64);
```

### **Assembler Symbols**

<Wt> Is the 32-bit name of the general-purpose register to be

loaded, encoded in the "Rt" field.

<Xt> Is the 64-bit name of the general-purpose register to be

loaded, encoded in the "Rt" field.

X[t, size\*8] = data;

<label> Is the program label from which the data is to be loaded. Its

offset from the address of this instruction, in the range

+/-1MB, is encoded as "imm19" times 4.

#### Operation

```
bits(64) address = PC64 + offset;
bits(size*8) data;
boolean privileged = PSTATE.EL != ELO;

AccessDescriptor accdesc = CreateAccDescGPR(memop, FALSE, privileged, False memop of
    when MemOp LOAD
        data = Mem[address, size, accdesc];
    if signed then
        X[t, 64] = SignExtend(data, 64);
    else
```

```
when MemOp_PREFETCH
          Prefetch (address, t<4:0>);
```

## **Operational information**

If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu