| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

Pseu

// result is UNKN

## **LDXP**

32-bit (sz == 0)

64-bit (sz == 1)

Load Exclusive Pair of Registers derives an address from a base register value, loads two 32-bit words or two 64-bit doublewords from memory, and writes them to two registers. For information on single-copy atomicity and alignment requirements, see *Requirements for single-copy atomicity* and *Alignment of data accesses*. The PE marks the physical address being accessed as an exclusive access. This exclusive access mark is checked by Store Exclusive instructions. See *Synchronization and semaphores*. For information about memory accesses, see *Load/Store addressing modes*. 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

```
LDXP <Wt1>, <Wt2>, [<Xn | SP>{,#0}]
```

when <a href="maint\_UNDEF">Constraint\_UNDEF</a>

when <a href="mailto:Constraint\_NOP">Constraint\_NOP</a>

```
LDXP <Xt1>, <Xt2>, [<Xn | SP>{,#0}]

integer n = UInt(Rn);
integer t = UInt(Rt);
integer t2 = UInt(Rt2);

constant integer elsize = 32 << UInt(sz);
constant integer datasize = elsize * 2;
boolean tagchecked = n != 31;

boolean rt_unknown = FALSE;
if t == t2 then</pre>
```

Constraint c = ConstrainUnpredictable(Unpredictable\_LDPOVERLAP);
assert c IN {Constraint\_UNKNOWN, Constraint\_UNDEF, Constraint\_NOP};

UNDEFINED;

EndOfInstruction();

For information about the constrained unpredictable behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *LDXP*.

when Constraint\_UNKNOWN rt\_unknown = TRUE;

## **Assembler Symbols**

| <wt1></wt1> | Is the 32-bit name of the first general-purpose register to be transferred, encoded in the "Rt" field.   |
|-------------|----------------------------------------------------------------------------------------------------------|
| <wt2></wt2> | Is the 32-bit name of the second general-purpose register to be transferred, encoded in the "Rt2" field. |

```
<Xt1> Is the 64-bit name of the first general-purpose register to be transferred, encoded in the "Rt" field.
<Xt2> Is the 64-bit name of the second general-purpose register to be transferred, encoded in the "Rt2" field.
<Xn|SP> Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Rn" field.
```

## **Operation**

```
bits(64) address;
bits(datasize) data;
constant integer dbytes = datasize DIV 8;
AccessDescriptor accdesc = CreateAccDescExLDST (MemOp LOAD, FALSE, tagch
if n == 31 then
    CheckSPAlignment();
    address = SP[];
else
    address = X[n, 64];
// Tell the Exclusives monitors to record a sequence of one or more ato
// memory reads from virtual address range [address, address+dbytes-1].
// The Exclusives monitor will only be set if all the reads are from the
// same dbytes-aligned physical address, to allow for the possibility o
// an atomicity break if the translation is changed between reads.
AArch64.SetExclusiveMonitors(address, dbytes);
if rt unknown then
    // ConstrainedUNPREDICTABLE case
    X[t, datasize] = bits(datasize) UNKNOWN;
                                                      // In this case t = t2
elsif elsize == 32 then
    // 32-bit load exclusive pair (atomic)
    data = Mem[address, dbytes, accdesc];
    if BigEndian(accdesc.acctype) then
         X[t, datasize-elsize] = data<datasize-1:elsize>;
         X[t2, elsize] = data < elsize - 1:0>;
    else
         X[t, elsize] = data<elsize-1:0>;
X[t2, datasize-elsize] = data<datasize-1:elsize>;
else // elsize == 64
    // 64-bit load exclusive pair (not atomic), but must be 128-bit ali
    if !<u>IsAligned</u>(address, dbytes) then
         AArch64.Abort (address, AlignmentFault (accdesc));
    \underline{X}[t, 64] = \underline{Mem}[address, 8, accdesc];
    \underline{X}[t2, 64] = \underline{Mem}[address+8, 8, accdesc];
```

## **Operational information**

If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

| Base                | SIMD&FP             | SVE                 | SME                 | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
|                     |                     |                     |                     | •        |
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |
|                     |                     |                     |                     |          |

Sh Pseu Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56 Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.