| <u>SME</u> | Index by |
|------------|----------|
| ructions   | Encoding |

Sh

Pseu

Base Instructions

SIMD&FP **Instructions** 

**SVE Instructions** 

Instructions

# MOV (to/from SP)

Move between register and stack pointer

```
: Rd = Rn.
```

This is an alias of ADD (immediate). This means:

- The encodings in this description are named to match the encodings of ADD (immediate).
- The description of <u>ADD (immediate)</u> gives the operational pseudocode, any constrained unpredictable behavior, and any operational information for this instruction.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
imm12
 op S
               sh
```

## 32-bit (sf == 0)

```
MOV <Wd | WSP>, <Wn | WSP>
is equivalent to
   ADD <Wd | WSP>, <Wn | WSP>, #0
```

and is the preferred disassembly when (Rd == '11111' | Rn == '11111').

#### 64-bit (sf == 1)

```
MOV <Xd | SP>, <Xn | SP>
```

is equivalent to

ADD 
$$\langle Xd | SP \rangle$$
,  $\langle Xn | SP \rangle$ , #0

and is the preferred disassembly when (Rd == '11111' | Rn == '11111').

### **Assembler Symbols**

<Wd|WSP> Is the 32-bit name of the destination general-purpose register or stack pointer, encoded in the "Rd" field.

<Wn|WSP> Is the 32-bit name of the source general-purpose register or stack pointer, encoded in the "Rn" field.

| <xd sp></xd sp> | Is the 64-bit name of the destination general-purpose register or stack pointer, encoded in the "Rd" field. |
|-----------------|-------------------------------------------------------------------------------------------------------------|
| <xn sp></xn sp> | Is the 64-bit name of the source general-purpose register or stack pointer, encoded in the "Rn" field.      |

# **Operation**

The description of  $\underline{ADD}$  (immediate) gives the operational pseudocode for this instruction.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Sh Pseu

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.