| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

Pseu

## **MRRS**

Move System Register to two adjacent general-purpose registers allows the PE to read an AArch64 128-bit System register into two adjacent 64-bit general-purpose registers.

## **System** (FEAT SYSREG128)

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
                                   CRm
op2
```

```
MRRS <Xt>, <Xt+1>, (<systemreg> | S<op0>_<op1>_<Cn>_<Cm>_<op2>)
```

```
if !IsFeatureImplemented(FEAT_SYSREG128) then UNDEFINED;
if Rt<0> == '1' then UNDEFINED;
AArch64.CheckSystemAccess ('1':00, op1, CRn, CRm, op2, Rt, L);
integer t = UInt(Rt);
integer t2 = UInt(Rt + 1);
integer sys_op0 = 2 + UInt(00);
integer sys_op1 = UInt(op1);
integer sys_op2 = UInt(op2);
integer sys_crn = <u>UInt</u>(CRn);
integer sys_crm = UInt(CRm);
```

## **Assembler Symbols**

< Xt >Is the 64-bit name of the first general-purpose destination

register, encoded in the "Rt" field.

<Xt+1>Is the 64-bit name of the second general-purpose

destination register, encoded as "Rt" +1.

<systemreg> Is a System register name, encoded in

"00:op1:CRn:CRm:op2".

<0q0>

Is an unsigned immediate, encoded in "o0":

| о0 | <op0></op0> |
|----|-------------|
| 0  | 2           |
| 1  | 3           |

<op1> Is a 3-bit unsigned immediate, in the range 0 to 7, encoded

in the "op1" field.

<Cn> Is a name 'Cn', with 'n' in the range 0 to 15, encoded in the

"CRn" field.

<Cm> Is a name 'Cm', with 'm' in the range 0 to 15, encoded in the

"CRm" field.

<op2> Is a 3-bit unsigned immediate, in the range 0 to 7, encoded

in the "op2" field.

## **Operation**

AArch64.SysRegRead128(sys\_op0, sys\_op1, sys\_crn, sys\_crm, sys\_op2, t, t

Sh

Pseu

Base<br/>InstructionsSIMD&FP<br/>InstructionsSVE<br/>InstructionsSME<br/>InstructionsIndex by<br/>Encoding

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.