| <u>St</u>   | ) |
|-------------|---|
| <u>Pseu</u> | L |

#### **PSEL**

Predicate select between predicate register or all-false

If the indexed element of the second source predicate is true, place the contents of the first source predicate register into the destination predicate register, otherwise set the destination predicate to all-false. The indexed element is determined by the sum of a general-purpose index register and an immediate, modulo the number of elements. Does not set the condition flags.

For programmer convenience, an assembler must also accept predicate-ascounter register names for the destination predicate register and the first source predicate register.

# SVE2 (FEAT\_SVE2p1)

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0 1 0 0 1 i1 tszh 1 tszl Rv 0 1 Pn 0 Pm 0 Pd
```

## PSEL <Pd>, <Pn>, <Pm>.<T>[<Wv>, <imm>]

```
if !HaveSME() && !HaveSVE2p1() then UNDEFINED;
bits(5) imm5 = i1:tszh:tszl;
integer esize;
integer imm;
case tszh:tszl of
   when '0000' UNDEFINED;
   when '1000' esize = 64; imm = UInt(imm5<4>);
   when 'x100' esize = 32; imm = UInt(imm5<4:3>);
   when 'xx10' esize = 16; imm = UInt(imm5<4:2>);
   when 'xxx1' esize = 8; imm = UInt(imm5<4:1>);
integer n = UInt(Pn);
integer m = UInt(Pm);
integer d = UInt(Pd);
integer v = UInt('011':Rv);
```

#### **Assembler Symbols**

| <pd></pd> | Is the name of the destination scalable predicate register, encoded in the "Pd" field.   |
|-----------|------------------------------------------------------------------------------------------|
| <pn></pn> | Is the name of the first source scalable predicate register, encoded in the "Pn" field.  |
| <pm></pm> | Is the name of the second source scalable predicate register, encoded in the "Pm" field. |

<T>

Is the size specifier, encoded in "tszh:tszl":

| tszh | tszl | <t></t>  |
|------|------|----------|
| 0    | 000  | RESERVED |
| X    | xx1  | В        |
| X    | x10  | Н        |
| Х    | 100  | S        |
| 1    | 000  | D        |

<Wv>

Is the 32-bit name of the vector select register W12-W15, encoded in the "Ry" field.

<imm>

Is the element index, in the range 0 to one less than the number of vector elements in a 128-bit vector register, encoded in "i1:tszh:tszl".

## **Operation**

```
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV esize;
bits(PL) operand1 = P[n, PL];
bits(PL) operand2 = P[m, PL];
bits(32) idx = X[v, 32];
integer element = (UInt(idx) + imm) MOD elements;
bits(PL) result;

if ActivePredicateElement(operand2, element, esize) then result = operand1;
else
    result = Zeros(PL);

P[d, PL] = result;
```

### **Operational information**

If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

<u>Base</u> <u>SIMD&FP</u> <u>SVE</u> <u>SME</u> <u>Index by</u> Instructions Instructions Instructions Encoding

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Sh Pseu

| Copyright © 2010-2023 Arm Limited or it | s affiliates. All rights reserved. This document is Non-Confidential. |
|-----------------------------------------|-----------------------------------------------------------------------|
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |
|                                         |                                                                       |