Sh

Pseu

Signed Add Wide. This instruction adds vector elements of the first source SIMD&FP register to the corresponding vector elements in the lower or upper half of the second source SIMD&FP register, places the results in a vector, and writes the vector to the SIMD&FP destination register.

The SADDW instruction extracts the second source vector from the lower half of the second source register. The SADDW2 instruction extracts the second source vector from the upper half of the second source register.

Depending on the settings in the CPACR EL1, CPTR EL2, and CPTR EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3
0 Q 0 0 1 1 1 0 size 1
                               Rm
                                        0 0 0 1 0 0
                                                           Rn
                                                                        Rd
                                            01
```

```
SADDW{2} < Vd > . < Ta > , < Vn > . < Ta > , < Vm > . < Tb >
```

```
integer d = <u>UInt</u>(Rd);
integer n = UInt(Rn);
integer m = UInt(Rm);
if size == '11' then UNDEFINED;
constant integer esize = 8 << UInt(size);</pre>
constant integer datasize = 64;
integer part = UInt(Q);
integer elements = datasize DIV esize;
boolean sub_op = (o1 == '1');
boolean unsigned = (U == '1');
```

## **Assembler Symbols**

Is the second and upper half specifier. If present it causes the operation to be performed on the upper 64 bits of the registers holding the narrower elements, and is encoded in "O":

| Q | 2         |
|---|-----------|
| 0 | [absent]  |
| 1 | [present] |

<Vd>

Is the name of the SIMD&FP destination register, encoded in the "Rd" field.

2

<Ta>

Is an arrangement specifier, encoded in "size":

| size | <ta></ta> |
|------|-----------|
| 00   | 8H        |
| 01   | 4S        |
| 10   | 2D        |
| 11   | RESERVED  |

<Vn>

Is the name of the first SIMD&FP source register, encoded in the "Rn" field.

<Vm>

Is the name of the second SIMD&FP source register, encoded in the "Rm" field.

<Tb>

Is an arrangement specifier, encoded in "size:Q":

| size | Q | <tb></tb> |
|------|---|-----------|
| 0.0  | 0 | 8B        |
| 00   | 1 | 16B       |
| 01   | 0 | 4H        |
| 01   | 1 | 8H        |
| 10   | 0 | 2S        |
| 10   | 1 | 4S        |
| 11   | Х | RESERVED  |

## **Operation**

```
CheckFPAdvSIMDEnabled64();
bits(2*datasize) operand1 = \underline{V}[n, 2*datasize];
bits(datasize) operand2 = <a href="Vpart">Vpart</a>[m, part, datasize];
bits(2*datasize) result;
integer element1;
integer element2;
integer sum;
for e = 0 to elements-1
    element1 = <u>Int(Elem[operand1, e, 2*esize]</u>, unsigned);
    element2 = <u>Int(Elem[operand2, e, esize]</u>, unsigned);
    if sub_op then
        sum = element1 - element2;
    else
         sum = element1 + element2;
    Elem[result, e, 2*esize] = sum<2*esize-1:0>;
V[d, 2*datasize] = result;
```

## **Operational information**

If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.

- The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu