| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

Sh Pseu

#### **SBFM**

Signed Bitfield Move is usually accessed via one of its aliases, which are always preferred for disassembly.

If <imms> is greater than or equal to <immr>, this copies a bitfield of (<imms>-<immr>+1) bits starting from bit position <immr> in the source register to the least significant bits of the destination register.

If <imms> is less than <immr>, this copies a bitfield of (<imms>+1) bits from the least significant bits of the source register to bit position (regsize-<immr>) of the destination register, where regsize is the destination register size of 32 or 64 bits.

In both cases the destination bits below the bitfield are set to zero, and the bits above the bitfield are set to a copy of the most significant bit of the bitfield.

This instruction is used by the aliases <u>ASR (immediate)</u>, <u>SBFIZ</u>, <u>SBFX</u>, <u>SXTB</u>, SXTH, and SXTW.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 sf 0 0 1 0 0 1 1 0 N immr imms Rn Rd opc
```

```
32-bit (sf == 0 \&\& N == 0)
```

```
SBFM <Wd>, <Wn>, #<immr>, #<imms>
```

SBFM <Xd>, <Xn>, #<immr>, #<imms>

```
64-bit (sf == 1 \&\& N == 1)
```

```
integer d = UInt(Rd);
integer n = UInt(Rn);
constant integer datasize = 32 << UInt(sf);

integer r;
integer s;
bits(datasize) wmask;
bits(datasize) tmask;

if sf == '1' && N != '1' then UNDEFINED;
if sf == '0' && (N != '0' || immr<5> != '0' || imms<5> != '0') then UNDEFINED;

r = UInt(immr);
s = UInt(imms);
(wmask, tmask) = DecodeBitMasks(N, imms, immr, FALSE, datasize);
```

#### **Assembler Symbols**

<Wd>

Is the 32-bit name of the general-purpose destination register, encoded in the "Rd" field.

| <wn></wn>     | Is the 32-bit name of the general-purpose source register, encoded in the "Rn" field.                                              |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <xd></xd>     | Is the 64-bit name of the general-purpose destination register, encoded in the "Rd" field.                                         |  |  |
| <xn></xn>     | Is the 64-bit name of the general-purpose source register, encoded in the "Rn" field.                                              |  |  |
| <immr></immr> | For the 32-bit variant: is the right rotate amount, in the range 0 to 31, encoded in the "immr" field.                             |  |  |
|               | For the 64-bit variant: is the right rotate amount, in the range 0 to 63, encoded in the "immr" field.                             |  |  |
| <imms></imms> | For the 32-bit variant: is the leftmost bit number to be moved from the source, in the range 0 to 31, encoded in the "imms" field. |  |  |
|               | For the 64-bit variant: is the leftmost bit number to be moved from the source, in the range 0 to 63, encoded in the "imms" field. |  |  |

# **Alias Conditions**

| Alias              | Of<br>variant | Is preferred when                                     |
|--------------------|---------------|-------------------------------------------------------|
| ASR<br>(immediate) | 32-bit        | imms == '011111'                                      |
| ASR<br>(immediate) | 64-bit        | imms == '111111'                                      |
| <u>SBFIZ</u>       |               | <pre>UInt(imms) &lt; UInt(immr)</pre>                 |
| <u>SBFX</u>        |               | <pre>BFXPreferred(sf, opc&lt;1&gt;, imms, immr)</pre> |
| <u>SXTB</u>        |               | immr == '000000' && imms == '000111'                  |
| <u>SXTH</u>        |               | immr == '000000' && imms == '001111'                  |
| SXTW               |               | immr == '000000' && imms == '011111'                  |

# **Operation**

```
bits(datasize) src = X[n, datasize];

// perform bitfield move on low bits
bits(datasize) bot = ROR(src, r) AND wmask;

// determine extension bits (sign, zero or dest register)
bits(datasize) top = Replicate(src<s>, datasize);

// combine extension bits and result bits
X[d, datasize] = (top AND NOT(tmask)) OR (bot AND tmask);
```

### **Operational information**

### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu