| <u>SVE</u>          | <u>SME</u>          | Index by | <u>Sh</u>   |
|---------------------|---------------------|----------|-------------|
| <u>Instructions</u> | <u>Instructions</u> | Encoding | <u>Pseu</u> |

## **SDIVR**

Base

Instructions

Signed reversed divide (predicated)

SIMD&FP

**Instructions** 

Signed reversed divide active elements of the second source vector by corresponding elements of the first source vector and destructively place the quotient in the corresponding elements of the first source vector. Inactive elements in the destination vector register remain unmodified.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 0 0 0 0 1 0 0 size 0 1 0 1 1 0 0 0 0
                                                          Zm
                                                                     Zdn
                                  RU
```

```
SDIVR \langle Zdn \rangle . \langle T \rangle, \langle Pq \rangle / M, \langle Zdn \rangle . \langle T \rangle, \langle Zm \rangle . \langle T \rangle
```

```
if !HaveSVE() && !HaveSME() then UNDEFINED;
if size IN {'0x'} then UNDEFINED;
constant integer esize = 8 << UInt(size);</pre>
integer g = UInt(Pg);
integer dn = UInt(Zdn);
integer m = UInt(Zm);
boolean unsigned = FALSE;
```

## **Assembler Symbols**

<Zdn> Is the name of the first source and destination scalable vector register, encoded in the "Zdn" field.

<T>

Is the size specifier, encoded in "size<0>":

| size<0> | <t></t> |  |
|---------|---------|--|
| 0       | S       |  |
| 1       | D       |  |

<Pg>

Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field.

<7.m>

Is the name of the second source scalable vector register, encoded in the "Zm" field.

## Operation

```
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV esize;
bits(PL) mask = P[g, PL];
bits(VL) operand1 = \underline{Z}[dn, VL];
bits (VL) operand2 = if \frac{\text{AnyActiveElement}}{\text{(mask, esize)}} then \frac{Z}{\text{[m, VL]}} else
bits(VL) result;
```

```
for e = 0 to elements-1
  integer element1 = Int(Elem[operand1, e, esize], unsigned);
  if ActivePredicateElement(mask, e, esize) then
    integer element2 = Int(Elem[operand2, e, esize], unsigned);
    integer quotient;
    if element1 == 0 then
        quotient = 0;
    else
        quotient = RoundTowardsZero(Real(element2) / Real(element1)
        Elem[result, e, esize] = quotient<esize-1:0>;
    else
        Elem[result, e, esize] = Elem[operand1, e, esize];
Z[dn, VL] = result;
```

## **Operational information**

This instruction might be immediately preceded in program order by a MOVPRFX instruction. The MOVPRFX instruction must conform to all of the following requirements, otherwise the behavior of the MOVPRFX and this instruction is unpredictable:

- The MOVPRFX instruction must be unpredicated, or be predicated using the same governing predicate register and source element size as this instruction.
- The MOVPRFX instruction must specify the same destination register as this instruction.
- The destination register must not refer to architectural register state referenced by any other source operand register of this instruction.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu