SME Index by
Instructions Encoding

Sh

Pseu

### SDOT (2-way, multiple and indexed vector)

SIMD&FP

**Instructions** 

Multi-vector signed integer dot-product by indexed element

The signed integer dot product instruction computes the dot product of two signed 16-bit integer values held in each 32-bit element of the two or four first source vectors and two signed 16-bit integer values in the corresponding indexed 32-bit element of the second source vector. The widened dot product result is destructively added to the corresponding 32-bit element of the ZA single-vector groups.

**SVE** 

Instructions

The groups within the second source vector are specified using an immediate element index which selects the same group position within each 128-bit vector segment. The index range is from 0 to 3, encoded in 2 bits. The vector numbers forming the single-vector group within each half of or each quarter of the ZA array are selected by the sum of the vector select register and immediate offset, modulo half or quarter the number of ZA array vectors.

The vector group symbol, VGx2 or VGx4, indicates that the ZA operand consists of two or four ZA single-vector groups respectively. The vector group symbol is preferred for disassembly, but optional in assembler source code.

This instruction is unpredicated.

It has encodings from 2 classes: <u>Two ZA single-vectors</u> and <u>Four ZA single-vectors</u>

## Two ZA single-vectors (FEAT\_SME2)

Base

Instructions

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 1 1 0 0 0 0 0 1 0 1 0 1 Zm 0 Rv 1 i2 Zn 0 0 0 0 off3
```

SDOT ZA.S[<Wv>, <offs>{, VGx2}], { <Zn1>.H-<Zn2>.H }, <Zm>.H[<index>]

```
if ! HaveSME2() then UNDEFINED;
integer v = UInt('010':Rv);
constant integer esize = 32;
integer n = UInt(Zn:'0');
integer m = UInt('0':Zm);
integer offset = UInt(off3);
integer index = UInt(i2);
constant integer nreg = 2;
```

# Four ZA single-vectors (FEAT\_SME2)

| 31 30 29 | 28 27 2 | 26 25 | 24 | 23 | 22 | 21 | 20 | 19 18 17 16 | 15 | 14 13 | 12 | 11 10 | 9 8 7 | 6 | 5 | 4 | 3 | 2 1 0 |
|----------|---------|-------|----|----|----|----|----|-------------|----|-------|----|-------|-------|---|---|---|---|-------|
| 1 1 0    | 0 0     | 0 0   | 1  | 0  | 1  | 0  | 1  | Zm          | 1  | Rv    | 1  | i2    | Zn    | 0 | 0 | 0 | 0 | off3  |

U

```
if !HaveSME2() then UNDEFINED;
integer v = UInt('010':Rv);
constant integer esize = 32;
integer n = UInt(Zn:'00');
integer m = UInt('0':Zm);
integer offset = UInt(off3);
integer index = UInt(i2);
constant integer nreg = 4;
```

#### **Assembler Symbols**

| <wv></wv>       | Is the 32-bit name of the vector select register W8-W11, encoded in the "Rv" field.                                                            |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| <offs></offs>   | Is the vector select offset, in the range 0 to 7, encoded in the "off3" field.                                                                 |
| <zn1></zn1>     | For the two ZA single-vectors variant: is the name of the first scalable vector register of a multi-vector sequence, encoded as "Zn" times 2.  |
|                 | For the four ZA single-vectors variant: is the name of the first scalable vector register of a multi-vector sequence, encoded as "Zn" times 4. |
| <zn4></zn4>     | Is the name of the fourth scalable vector register of a multivector sequence, encoded as "Zn" times 4 plus 3.                                  |
| <zn2></zn2>     | Is the name of the second scalable vector register of a multi-vector sequence, encoded as "Zn" times 2 plus 1.                                 |
| <zm></zm>       | Is the name of the second source scalable vector register Z0-Z15, encoded in the "Zm" field.                                                   |
| <index></index> | Is the immediate index of a group of two 16-bit elements within each 128-bit vector segment, in the range 0 to 3,                              |

#### **Operation**

```
CheckStreamingSVEAndZAEnabled();
constant integer VL = CurrentVL;
constant integer elements = VL DIV esize;
integer vectors = VL DIV 8;
integer vstride = vectors DIV nreg;
integer eltspersegment = 128 DIV esize;
bits(32) vbase = X[v, 32];
integer vec = (UInt(vbase) + offset) MOD vstride;
bits(VL) result;

for r = 0 to nreg-1
   bits(VL) operand1 = Z[n+r, VL];
   bits(VL) operand2 = Z[m, VL];
   bits(VL) operand3 = ZAvector[vec, VL];
```

encoded in the "i2" field.

```
for e = 0 to elements-1
   bits(esize) sum = Elem[operand3, e, esize];
   integer segmentbase = e - (e MOD eltspersegment);
   integer s = segmentbase + index;
   for i = 0 to 1
        integer element1 = SInt(Elem[operand1, 2 * e + i, esize DIV integer element2 = SInt(Elem[operand2, 2 * s + i, esize DIV sum = sum + element1 * element2;
        Elem[result, e, esize] = sum;
        ZAvector[vec, VL] = result;
        vec = vec + vstride;
```

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

 $Internal\ version\ only: is a\ v33.64,\ AdvSIMD\ v29.12,\ pseudocode\ no\_diffs\_2023\_09\_RC2,\ sve\ v2023-06\_rel\ ;\ Build\ timestamp:\ 2023-09-18T17:56$ 

Sh

**Pseu** 

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.