| <u>SME</u>       | Index by        | <u>Sh</u> |
|------------------|-----------------|-----------|
| <u>tructions</u> | <b>Encoding</b> | Pseud     |

Base Instructions

SIMD&FP **Instructions** 

**SVE Instructions** 

Inst

## **SMAXP**

Signed maximum pairwise

integer dn = UInt(Zdn);

Compute the maximum value of each pair of adjacent signed integer elements within each source vector, and interleave the results from corresponding lanes. The interleaved result values are destructively placed in the first source vector.

| 31 3  | 0 2 | 9 2 | 28 2 | 27 | 26 | 25 | 24 | 23 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 11 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2   | 1 | 0 |
|-------|-----|-----|------|----|----|----|----|-------|----|----|----|----|----|----|----|----|----|----------|---|---|----|---|---|---|---|-----|---|---|
| 0     | 1 ( | )   | 0    | 0  | 1  | 0  | 0  | size  | 0  | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | Pg       |   |   | Zm | 1 |   |   | 7 | Zdr | า |   |
| $\Pi$ |     |     |      |    |    |    |    |       |    |    |    |    |    |    |    |    |    |          |   |   |    |   |   |   |   |     |   |   |

```
SMAXP < Zdn > . < T > , < Pq > /M, < Zdn > . < T > , < Zm > . < T >
if !HaveSVE2() && !HaveSME() then UNDEFINED;
constant integer esize = 8 << UInt(size);</pre>
integer g = UInt(Pg);
integer m = UInt(Zm);
```

## **Assembler Symbols**

<Zdn>

Is the name of the first source and destination scalable vector register, encoded in the "Zdn" field.

<T>

Is the size specifier, encoded in "size":

| size | <t></t> |
|------|---------|
| 0.0  | В       |
| 01   | H       |
| 10   | S       |
| 11   | D       |

<Pg>

Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field.

<Zm>

Is the name of the second source scalable vector register, encoded in the "Zm" field.

## Operation

```
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV esize;
bits(PL) mask = \underline{P}[g, PL];
bits(VL) operand1 = \underline{Z}[dn, VL];
bits (VL) operand2 = if \frac{\text{AnyActiveElement}}{\text{(mask, esize)}} then \frac{Z}{\text{[m, VL]}} else
bits(VL) result;
```

```
integer element1;
integer element2;

for e = 0 to elements-1
   if !ActivePredicateElement (mask, e, esize) then
        Elem[result, e, esize] = Elem[operand1, e, esize];
   else
        if IsEven(e) then
            element1 = SInt(Elem[operand1, e + 0, esize]);
        element2 = SInt(Elem[operand1, e + 1, esize]);
        else
            element1 = SInt(Elem[operand2, e - 1, esize]);
        element2 = SInt(Elem[operand2, e + 0, esize]);
        integer res = Max(element1, element2);
        Elem[result, e, esize] = res<esize-1:0>;
```

## **Operational information**

If FEAT\_SVE2 is implemented or FEAT\_SME is implemented, then if PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its operand registers when its governing predicate register contains the same value for each execution.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its operand registers when its governing predicate register contains the same value for each execution.
  - The values of the NZCV flags.

This instruction might be immediately preceded in program order by a MOVPRFX instruction. The MOVPRFX instruction must conform to all of the following requirements, otherwise the behavior of the MOVPRFX and this instruction is unpredictable:

- The MOVPRFX instruction must be unpredicated.
- The MOVPRFX instruction must specify the same destination register as this instruction.
- The destination register must not refer to architectural register state referenced by any other source operand register of this instruction.

<u>Base</u> <u>SIMD&FP</u> <u>SVE</u> <u>SME</u> <u>Index by</u> Instructions Instructions Instructions Encoding

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu