| k by | Sh          |
|------|-------------|
| ding | <u>Pseu</u> |

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

## SMLAL (multiple and indexed vector)

Multi-vector signed integer multiply-add long by indexed element

This signed integer multiply-add long instruction multiplies each signed 16-bit element in the one, two, or four first source vectors with each signed 16-bit indexed element of the second source vector, widens each product to 32-bits and destructively adds these values to the corresponding 32-bit elements of the ZA double-vector groups.

The elements within the second source vector are specified using an immediate element index which selects the same element position within each 128-bit vector segment. The index range is from 0 to 7, encoded in 3 bits. The lowest of the two consecutive vector numbers forming the double-vector group within all of, each half of, or each quarter of the ZA array are selected by the sum of the vector select register and immediate offset, modulo all, half, or quarter the number of ZA array vectors.

The vector group symbol, VGx2 or VGx4, indicates that the ZA operand consists of two or four ZA double-vector groups respectively. The vector group symbol is preferred for disassembly, but optional in assembler source code.

This instruction is unpredicated.

It has encodings from 3 classes:  $\underline{\text{One ZA double-vector}}$ ,  $\underline{\text{Two ZA double-vectors}}$  vectors and Four ZA double-vectors

# One ZA double-vector (FEAT\_SME2)

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 1 1 1 0 0 0 0 0 1 1 1 1 0 0 Zm i3h Rv 1 i3l Zn 0 0 0 off3
```

### SMLAL ZA.S[<Wv>, <offs1>:<offs2>], <Zn>.H, <Zm>.H[<index>]

```
if !HaveSME2() then UNDEFINED;
constant integer esize = 32;
integer v = UInt('010':Rv);
integer n = UInt(Zn);
integer m = UInt('0':Zm);
integer offset = UInt(off3:'0');
integer index = UInt(i3h:i3l);
constant integer nreg = 1;
```

## Two ZA double-vectors (FEAT SME2)

| 1 1 0 0 0 0 0 1 1 1 0 1 Zm 0 Rv 1 i3h Zn 0 0 0 i3l off2 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 17 16 | 5 15 | 14 13 | 12 | 11 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1 0  | )_ |
|---------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|-------------|------|-------|----|-------|---|---|---|---|---|---|---|-----|------|----|
|                                                         | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 1  | Zm          | 0    | Rv    | 1  | i3h   |   | Ζ | n |   | 0 | 0 | 0 | i3l | off2 | ?  |

```
SMLAL ZA.S[<Wv>, <offs1>:<offs2>{, VGx2}], { <Zn1>.H-<Zn2>.H }, <Zm>.
    if !HaveSME2() then UNDEFINED;
    constant integer esize = 32;
    integer v = <u>UInt('010':Rv);</u>
    integer n = <u>UInt</u>(Zn:'0');
    integer m = <u>UInt('0':Zm);</u>
    integer offset = UInt(off2:'0');
    integer index = UInt(i3h:i31);
    constant integer nreg = 2;
Four ZA double-vectors
(FEAT_SME2)
31\ 30\ 29\ 28\ 27\ 26\ 25\ 24\ 23\ 22\ 21\ 20\ 19\ 18\ 17\ 16\ 15\ 14\ 13\ 12\ 11\ 10\ 9\ 8\ 7\ 6\ 5\ 4\ 3\ 2\ 1\ 0
|1 1 0 0 0 0 0 1 1 1 0 1| Zm |1| Rv |1| i3h |
                                                       Zn | 0 0 0 0 0 i3 i off2 |
                                                                  US
        SMLAL ZA.S[\langle Wv \rangle, \langle offs1 \rangle:\langle offs2 \rangle{, VGx4}], { \langle Zn1 \rangle.H\langle Zn4 \rangle.H }, \langle Zm \rangle.
    if !HaveSME2() then UNDEFINED;
    constant integer esize = 32;
    integer v = UInt('010':Rv);
    integer n = <u>UInt</u>(Zn:'00');
    integer m = <u>UInt('0':Zm);</u>
    integer offset = UInt(off2:'0');
    integer index = UInt(i3h:i31);
    constant integer nreg = 4;
Assembler Symbols
<Wv>
                 Is the 32-bit name of the vector select register W8-W11,
                 encoded in the "Rv" field.
<offs1>
                 For the one ZA double-vector variant: is the vector select
                 offset, pointing to first of two consecutive vectors, encoded
                 as "off3" field times 2.
                 For the four ZA double-vectors and two ZA double-vectors
                 variant: is the vector select offset, pointing to first of two
                 consecutive vectors, encoded as "off2" field times 2.
<offs2>
                 For the one ZA double-vector variant: is the vector select
                 offset, pointing to last of two consecutive vectors, encoded
                 as "off3" field times 2 plus 1.
                 For the four ZA double-vectors and two ZA double-vectors
                 variant: is the vector select offset, pointing to last of two
                 consecutive vectors, encoded as "off2" field times 2 plus 1.
<Zn>
                 Is the name of the first source scalable vector register,
                 encoded in the "Zn" field.
```

<Zn1>For the two ZA double-vectors variant: is the name of the first scalable vector register of a multi-vector sequence. encoded as "Zn" times 2. For the four ZA double-vectors variant: is the name of the first scalable vector register of a multi-vector sequence, encoded as "Zn" times 4. <Zn4>Is the name of the fourth scalable vector register of a multivector sequence, encoded as "Zn" times 4 plus 3. <Zn2>Is the name of the second scalable vector register of a multi-vector sequence, encoded as "Zn" times 2 plus 1. <Zm>Is the name of the second source scalable vector register Z0-Z15, encoded in the "Zm" field. <index> Is the element index, in the range 0 to 7, encoded in the "i3h:i3l" fields.

### **Operation**

```
CheckStreamingSVEAndZAEnabled();
constant integer VL = CurrentVL;
constant integer elements = VL DIV esize;
integer vectors = VL DIV 8;
integer vstride = vectors DIV nreg;
integer eltspersegment = 128 DIV esize;
bits(32) vbase = X[v, 32];
integer vec = (<u>UInt</u>(vbase) + offset) MOD vstride;
bits(VL) result;
vec = vec - (vec MOD 2);
for r = 0 to nreg-1
    bits(VL) operand1 = \mathbb{Z}[n+r, VL];
    bits(VL) operand2 = \mathbb{Z}[m, VL];
    for i = 0 to 1
        bits(VL) operand3 = \underline{ZAvector}[vec + i, VL];
        for e = 0 to elements-1
             integer segmentbase = e - (e MOD eltspersegment);
            integer s = 2 * segmentbase + index;
            integer element1 = SInt(Elem[operand1, 2 * e + i, esize DIV
            integer element2 = SInt(Elem[operand2, s, esize DIV 2]);
            bits(esize) product = (element1 * element2)<esize-1:0>;
            Elem[result, e, esize] = Elem[operand3, e, esize] + product
        ZAvector[vec + i, VL] = result;
    vec = vec + vstride;
```

#### **Operational information**

#### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

<u>Base SIMD&FP SVE SME Index by Instructions Instructions Instructions Encoding</u>

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright  $\hat{A}$  © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu