| <u>c by</u> | <u>Sh</u>    |
|-------------|--------------|
| ding        | <u>Pseuc</u> |

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

#### **SMOV**

Signed Move vector element to general-purpose register. This instruction reads the signed integer from the source SIMD&FP register, sign-extends it to form a 32-bit or 64-bit value, and writes the result to destination general-purpose register.

Depending on the settings in the *CPACR\_EL1*, *CPTR\_EL2*, and *CPTR\_EL3* registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 Q 0 0 1 1 1 1 0 0 0 0 0 imm5 0 0 1 0 1 1 Rn Rd

## 32-bit (Q == 0)

```
SMOV <Wd>, <Vn>.<Ts>[<index>]
```

#### 64-bit (Q == 1)

```
SMOV <Xd>, <Vn>.<Ts>[<index>]
```

```
integer d = UInt(Rd);
integer n = UInt(Rn);
constant integer size = LowestSetBit(imm5);
if size > 2 then UNDEFINED;
constant integer esize = 8 << size;
constant integer datasize = 32 << UInt(Q);
if datasize <= esize then UNDEFINED;
constant integer index = UInt(imm5<4:size+1>);
constant integer idxdsize = 64 << UInt(imm5<4>);
```

### **Assembler Symbols**

< Ts >

<Wd> Is the 32-bit name of the general-purpose destination

register, encoded in the "Rd" field.

<Xd> Is the 64-bit name of the general-purpose destination

register, encoded in the "Rd" field.

<Vn> Is the name of the SIMD&FP source register, encoded in

the "Rn" field.

For the 32-bit variant: is an element size specifier,

encoded in "imm5":

| imm5  | <ts></ts> |
|-------|-----------|
| xxx00 | RESERVED  |
| xxxx1 | В         |
| xxx10 | Н         |
| XXXIU | п         |

For the 64-bit variant: is an element size specifier, encoded in "imm5":

| <ts></ts> |
|-----------|
| RESERVED  |
| В         |
| Н         |
| S         |
|           |

#### <index>

For the 32-bit variant: is the element index encoded in "imm5":

| imm5  | <index></index> |
|-------|-----------------|
| xxx00 | RESERVED        |
| xxxx1 | imm5<4:1>       |
| xxx10 | imm5<4:2>       |
|       |                 |

For the 64-bit variant: is the element index encoded in "imm5":

| imm5  | <index></index> |
|-------|-----------------|
| xx000 | RESERVED        |
| xxxx1 | imm5<4:1>       |
| xxx10 | imm5<4:2>       |
| xx100 | imm5<4:3>       |

### **Operation**

# **Operational information**

If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56

Sh Pseu

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.