| Index by | Sh    |
|----------|-------|
| Encoding | Pseud |

Base SIMD&FP Instructions Instructions

SVE Instructions SME Instructions

## **SQCVTU** (two registers)

Multi-vector signed saturating unsigned extract narrow

Saturate the signed integer value in each element of the two source vectors to unsigned integer value that is half the original source element width, and place the results in the half-width destination elements.

This instruction is unpredicated.

## SME2 (FEAT\_SME2)

```
SQCVTU <Zd>.H, { <Zn1>.S-<Zn2>.S }

if !HaveSME2() then UNDEFINED;
constant integer esize = 16;
integer n = UInt(Zn:'0');
integer d = UInt(Zd);
```

## **Assembler Symbols**

| <zd></zd>   | Is the name of the destination scalable vector register, encoded in the "Zd" field.                            |
|-------------|----------------------------------------------------------------------------------------------------------------|
| <zn1></zn1> | Is the name of the first scalable vector register of a multivector sequence, encoded as "Zn" times 2.          |
| <zn2></zn2> | Is the name of the second scalable vector register of a multi-vector sequence, encoded as "Zn" times 2 plus 1. |

## **Operation**

```
CheckStreamingSVEEnabled();
constant integer VL = CurrentVL;
constant integer elements = VL DIV (2 * esize);
bits(VL) result;

for r = 0 to 1
    bits(VL) operand = Z[n+r, VL];
    for e = 0 to elements-1
        integer element = SInt(Elem[operand, e, 2 * esize]);
        Elem[result, r*elements + e, esize] = UnsignedSat(element, esize);
Z[d, VL] = result;
```

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56

Sh Pseu

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.