| by | Sh   |
|----|------|
| ng | Pseu |

## **SQRSHRN**

Multi-vector signed saturating rounding shift right narrow by immediate and interleave

Shift right by an immediate value, the signed integer value in each element of the four source vectors and place the four-way interleaved rounded results in the quarter-width destination elements. Each result element is saturated to the quarter-width N-bit element's signed integer range -2<sup>(N-1)</sup> to  $(2^{(N-1)})$ -1. The immediate shift amount is an unsigned value in the range 1 to number of bits per source element.

This instruction is unpredicated.

## SME2 (FEAT SME2)

```
\label{eq:sqrshrn} $$\operatorname{SQRSHRN} < \operatorname{Zd} : < T^*, \  \  \{ < \operatorname{Zn1} : < T^* > - < \operatorname{Zn4} : < T^* > \  \  \}, \  \  \# < \operatorname{const} > \  \  \} $$
```

```
if !HaveSME2() then UNDEFINED;
if tsize == '00' then UNDEFINED;
constant integer esize = 8 << HighestSetBit(tsize);
integer n = UInt(Zn:'00');
integer d = UInt(Zd);
integer shift = (8 * esize) - UInt(tsize:imm5);</pre>
```

## **Assembler Symbols**

<Zd>

Is the name of the destination scalable vector register, encoded in the "Zd" field.

<T>

Is the size specifier, encoded in "tsize":

| tsize | <t></t>  |
|-------|----------|
| 0 0   | RESERVED |
| 01    | В        |
| 1x    | Н        |

<Zn1>

Is the name of the first scalable vector register of a multivector sequence, encoded as "Zn" times 4.

<Tb>

Is the size specifier, encoded in "tsize":

| tsize | <tb></tb> |
|-------|-----------|
| 0.0   | RESERVED  |
| 01    | S         |
| 1x    | D         |

<Zn4>

Is the name of the fourth scalable vector register of a multivector sequence, encoded as "Zn" times 4 plus 3.

<const>

Is the immediate shift amount, in the range 1 to number of bits per source element, encoded in "tsize:imm5".

## **Operation**

```
CheckStreamingSVEEnabled();
constant integer VL = CurrentVL;
constant integer elements = VL DIV (4 * esize);
bits(VL) result;

for e = 0 to elements-1
    for i = 0 to 3
        bits(VL) operand = Z[n+i, VL];
        bits(4 * esize) element = Elem[operand, e, 4 * esize];
        integer res = (SInt(element) + (1 << (shift-1))) >> shift;
        Elem[result, 4*e + i, esize] = SignedSat(res, esize);
Z[d, VL] = result;
```

Base Instructions SIMD&FP Instructions <u>SVE</u> Instructions SME Instructions Index by Encoding

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu