| <u>by</u> | <u>Sh</u>   |
|-----------|-------------|
| ling      | <u>Pseu</u> |

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

## **SQSUB** (vectors, unpredicated)

Signed saturating subtract vectors (unpredicated)

Signed saturating subtract all elements of the second source vector from corresponding elements of the first source vector and place the results in the corresponding elements of the destination vector. Each result element is saturated to the N-bit element's signed integer range  $-2^{(N-1)}$  to  $(2^{(N-1)})-1$ . This instruction is unpredicated.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 22 | 21 | 20 19 18 17 16 | 15 | 14 | 13 | 12 | 11 | 10    | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|-------|----|----------------|----|----|----|----|----|-------|---|---|----|---|---|---|---|----|---|---|
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | size  | 1  | Zm             | 0  | 0  | 0  | 1  | 1  | 0     |   |   | Zn |   |   |   |   | Zd |   |   |
|    |    |    |    |    |    |    |    |       |    |                |    |    |    |    |    | $\Pi$ |   |   |    |   |   |   |   |    |   |   |

```
sqsub <zd>.<T>, <zn>.<T>, <zm>.<T>

if !HaveSVE() && !HaveSME() then UNDEFINED;
constant integer esize = 8 << UInt(size);
integer n = UInt(Zn);
integer m = UInt(Zm);
integer d = UInt(Zd);
boolean unsigned = FALSE;</pre>
```

## **Assembler Symbols**

Is the name of the destination scalable vector register, encoded in the "Zd" field.

<T>

<Zd>

Is the size specifier, encoded in "size":

| size | <t></t> |
|------|---------|
| 0.0  | В       |
| 01   | Н       |
| 10   | S       |
| 11   | D       |

<Zn>

Is the name of the first source scalable vector register, encoded in the "Zn" field.

<Zm>

Is the name of the second source scalable vector register, encoded in the "Zm" field.

## **Operation**

```
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer elements = VL DIV esize;
bits(VL) operand1 = Z[n, VL];
bits(VL) operand2 = Z[m, VL];
```

```
bits(VL) result;

for e = 0 to elements-1
   integer element1 = Int(Elem[operand1, e, esize], unsigned);
   integer element2 = Int(Elem[operand2, e, esize], unsigned);
   (Elem[result, e, esize], -) = SatQ(element1 - element2, esize, unsigned);

Z[d, VL] = result;
```

**SME** 

Instructions

Index by

Encoding

Sh

**Pseu** 

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06\_rel; Build timestamp: 2023-09-18T17:56

**SVE** 

Instructions

SIMD&FP

Instructions

Base

Instructions

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.