#### **STLXP**

Store-Release Exclusive Pair of registers stores two 32-bit words or two 64-bit doublewords to a memory location if the PE has exclusive access to the memory address, from two registers, and returns a status value of 0 if the store was successful, or of 1 if no store was performed. See *Synchronization and semaphores*. For information on single-copy atomicity and alignment requirements, see *Requirements for single-copy atomicity* and *Alignment of data accesses*. If a 64-bit pair Store-Exclusive succeeds, it causes a single-copy atomic update of the 128-bit memory location being updated. The instruction also has memory ordering semantics, as described in *Load-Acquire, Store-Release*. For information about memory accesses, see *Load/Store addressing modes*.

```
32-bit (sz == 0)
```

```
STLXP \langle Ws \rangle, \langle Wt1 \rangle, \langle Wt2 \rangle, [\langle Xn \mid SP \rangle \{, \#0\}]
```

## 64-bit (sz == 1)

```
STLXP <Ws>, <Xt1>, <Xt2>, [<Xn | SP>{, #0}]
integer n = UInt(Rn);
integer t = UInt(Rt);
                            // ignored by load/store single register
integer t2 = UInt(Rt2);
integer s = UInt(Rs);
                           // ignored by all loads and store-release
constant integer elsize = 32 << UInt(sz);</pre>
constant integer datasize = elsize * 2;
boolean tagchecked = n != 31;
boolean rt_unknown = FALSE;
boolean rn_unknown = FALSE;
if s == t \mid \mid (s == t2) then
    Constraint c = ConstrainUnpredictable (Unpredictable_DATAOVERLAP);
    assert c IN {Constraint_UNKNOWN, Constraint_UNDEF, Constraint_NOP};
    case c of
        when Constraint_UNKNOWN rt_unknown = TRUE;
                                                         // store UNKNOWN
        when Constraint_UNDEF
                                  UNDEFINED;
        when Constraint_NOP
                                  EndOfInstruction();
if s == n \&\& n != 31 then
    Constraint c = ConstrainUnpredictable (Unpredictable_BASEOVERLAP);
    assert c IN {Constraint_UNKNOWN, Constraint_UNDEF, Constraint_NOP};
    case c of
        when Constraint_UNKNOWN rn_unknown = TRUE;
                                                           // address is UNF
        when <a href="Constraint_UNDEF">Constraint_UNDEF</a>
                                  UNDEFINED;
        when <a href="Constraint_NOP">Constraint_NOP</a>
                                   EndOfInstruction();
```

For information about the constrained unpredictable behavior of this instruction, see *Architectural Constraints on UNPREDICTABLE behaviors*, and particularly *STLXP*.

## **Assembler Symbols**

| <ws></ws>       | Is the 32-bit name of the general-purpose register into which the status result of the store exclusive is written, encoded in the "Rs" field. The value returned is: |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                 | 0 If the operation updates memory.  1 If the operation fails to update memory.                                                                                       |  |  |
| <xt1></xt1>     | Is the 64-bit name of the first general-purpose register to be transferred, encoded in the "Rt" field.                                                               |  |  |
| <xt2></xt2>     | Is the 64-bit name of the second general-purpose register to be transferred, encoded in the "Rt2" field.                                                             |  |  |
| <wt1></wt1>     | Is the 32-bit name of the first general-purpose register to be transferred, encoded in the "Rt" field.                                                               |  |  |
| <wt2></wt2>     | Is the 32-bit name of the second general-purpose register to be transferred, encoded in the "Rt2" field.                                                             |  |  |
| <xn sp></xn sp> | Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Rn" field.                                                                 |  |  |

### Aborts and alignment

If a synchronous Data Abort exception is generated by the execution of this instruction:

- Memory is not updated.
- <Ws> is not updated.

Accessing an address that is not aligned to the size of the data being accessed causes an Alignment fault Data Abort exception to be generated, subject to the following rules:

- If AArch64.ExclusiveMonitorsPass() returns TRUE, the exception is generated.
- Otherwise, it is implementation defined whether the exception is generated.

If AArch64.ExclusiveMonitorsPass() returns FALSE and the memory address, if accessed, would generate a synchronous Data Abort exception, it is implementation defined whether the exception is generated.

# **Operation**

```
bits(64) address;
bits(datasize) data;
```

```
constant integer dbytes = datasize DIV 8;
<u>AccessDescriptor</u> accdesc = <u>CreateAccDescExLDST (MemOp_STORE</u>, TRUE, tagch
if n == 31 then
    CheckSPAlignment();
    address = SP[];
elsif rn_unknown then
    address = bits(64) UNKNOWN;
else
    address = X[n, 64];
if rt unknown then
    data = bits(datasize) UNKNOWN;
else
    bits(datasize DIV 2) el1 = X[t, datasize DIV 2];
    bits (datasize DIV 2) el2 = \underline{X}[t2, datasize DIV 2];
    data = if BigEndian (accdesc.acctype) then ell:el2 else el2:ell;
bit status = 11';
// Check whether the Exclusives monitors are set to include the
// physical memory locations corresponding to virtual address
// range [address, address+dbytes-1].
// If AArch64.ExclusiveMonitorsPass() returns FALSE and the memory addr
// if accessed, would generate a synchronous Data Abort exception, it is
// IMPLEMENTATION DEFINED whether the exception is generated.
// It is a limitation of this model that synchronous Data Aborts are no
// generated in this case, as Mem[] is not called.
// If FEAT_SPE is implemented, it is also IMPLEMENTATION DEFINED whether
// physical address packet is output when permitted and when
// AArch64.ExclusiveMonitorPass() returns FALSE for a Store Exclusive i
// This behavior is not reflected here due to the previously stated limi
if <a href="mailto:AArch64.ExclusiveMonitorsPass">AArch64.ExclusiveMonitorsPass</a> (address, dbytes, accdesc) then
     // This atomic write will be rejected if it does not refer
    // to the same physical locations after address translation.
    Mem[address, dbytes, accdesc] = data;
    status = ExclusiveMonitorsStatus();
X[s, 32] = ZeroExtend(status, 32);
```

## **Operational information**

If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

| <u>Base</u>  | SIMD&FP      | <u>SVE</u>   | <u>SME</u>   | Index by |
|--------------|--------------|--------------|--------------|----------|
| Instructions | Instructions | Instructions | Instructions | Encoding |

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Sh Pseu

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.