| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by        |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

Pseu

# STNP (SIMD&FP)

Store Pair of SIMD&FP registers, with Non-temporal hint. This instruction stores a pair of SIMD&FP registers to memory, issuing a hint to the memory system that the access is non-temporal. The address used for the store is calculated from an address from a base register value and an immediate offset. For information about non-temporal pair instructions, see *Load/Store SIMD and Floating-point Non-temporal pair*.

Depending on the settings in the *CPACR\_EL1*, *CPTR\_EL2*, and *CPTR\_EL3* registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.

| opc   1 0 1   1 0 0 0 0 0   imm7   Rt2   Rn |    |
|---------------------------------------------|----|
|                                             | Rt |
| L                                           |    |

```
32-bit (opc == 00)
```

```
STNP <St1>, <St2>, [<Xn | SP>{, #<imm>}]

64-bit (opc == 01)

STNP <Dt1>, <Dt2>, [<Xn | SP>{, #<imm>}]

128-bit (opc == 10)

STNP <Qt1>, <Qt2>, [<Xn | SP>{, #<imm>}]

// Empty.
```

### **Assembler Symbols**

| <dt1></dt1> | Is the 64-bit name of the first SIMD&FP register to be transferred, encoded in the "Rt" field.    |
|-------------|---------------------------------------------------------------------------------------------------|
| <dt2></dt2> | Is the 64-bit name of the second SIMD&FP register to be transferred, encoded in the "Rt2" field.  |
| <qt1></qt1> | Is the 128-bit name of the first SIMD&FP register to be transferred, encoded in the "Rt" field.   |
| <qt2></qt2> | Is the 128-bit name of the second SIMD&FP register to be transferred, encoded in the "Rt2" field. |
| <st1></st1> | Is the 32-bit name of the first SIMD&FP register to be transferred, encoded in the "Rt" field.    |
| <st2></st2> | Is the 32-bit name of the second SIMD&FP register to be transferred, encoded in the "Rt2" field.  |
|             |                                                                                                   |

<Xn|SP>

Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Rn" field.

<imm>

For the 32-bit variant: is the optional signed immediate byte offset, a multiple of 4 in the range -256 to 252, defaulting to 0 and encoded in the "imm7" field as <imm>/4.

For the 64-bit variant: is the optional signed immediate byte offset, a multiple of 8 in the range -512 to 504, defaulting to 0 and encoded in the "imm7" field as <imm>/8.

For the 128-bit variant: is the optional signed immediate byte offset, a multiple of 16 in the range -1024 to 1008, defaulting to 0 and encoded in the "imm7" field as <imm>/16.

#### **Shared Decode**

```
integer n = UInt(Rn);
integer t = UInt(Rt);
integer t2 = UInt(Rt2);
if opc == '11' then UNDEFINED;
integer scale = 2 + UInt(opc);
constant integer datasize = 8 << scale;
bits(64) offset = LSL(SignExtend(imm7, 64), scale);
boolean tagchecked = n != 31;</pre>
```

## **Operation**

```
CheckFPEnabled64();
bits(64) address;
bits (datasize) data1;
bits(datasize) data2;
constant integer dbytes = datasize DIV 8;
AccessDescriptor accdesc = CreateAccDescASIMD (MemOp_STORE, TRUE, tagche
if n == 31 then
    CheckSPAlignment();
    address = SP[];
else
    address = X[n, 64];
address = address + offset;
data1 = V[t, datasize];
data2 = V[t2, datasize];
Mem[address, dbytes, accdesc] = data1;
Mem[address+dbytes, dbytes, accdesc] = data2;
```

#### **Operational information**

If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructions

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no\_diffs\_2023\_09\_RC2, sve v2023-06\_rel ; Build timestamp: 2023-09-18T17:56

Sh Pseu

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.