| <u>SME</u>   | Index by |  |
|--------------|----------|--|
| Instructions | Encoding |  |

Sh

Pseu

SIMD&FP Base **SVE Instructions Instructions** Instructions

# STNT1W (vector plus scalar)

Scatter store non-temporal words

Scatter store non-temporal of words from the active elements of a vector register to the memory addresses generated by a vector base plus a 64-bit unscaled scalar register offset. Inactive elements are not written to memory. A non-temporal store is a hint to the system that this data is unlikely to be referenced again soon.

This instruction is illegal when executed in Streaming SVE mode, unless FEAT SME FA64 is implemented and enabled.

It has encodings from 2 classes: <u>32-bit unscaled offset</u> and <u>64-bit unscaled</u> offset

#### 32-bit unscaled offset

```
31302928272625
                           23
                                22212019181716151413121110 9 8 7 6 5 4 3 2 1 0
| 1 \ 1 \ 1 \ 0 \ 0 \ 1 \ 0 |
                           0
                                1 0
                                         Rm
                                                |0 0 1| Pg |
                                                                 Zn
               msz<1>msz<0>
```

```
STNT1W { \langle Zt \rangle.S }, \langle Pg \rangle, [\langle Zn \rangle.S{, \langle Xm \rangle}]
```

```
if ! HaveSVE2 () then UNDEFINED;
integer t = UInt(Zt);
integer n = UInt(Zn);
integer m = UInt(Rm);
integer g = UInt(Pg);
constant integer esize = 32;
constant integer msize = 32;
```

#### 64-bit unscaled offset

```
31302928272625
                       23
                           222120191817161514131211109876543210
                                         0 0 1
|1 1 1 0 0 1 0|
                1
                       0
                           0 0
                                                       Zn
                                  Rm
                                                Pg
             msz<1>msz<0>
```

STNT1W { <Zt>.D }, <Pg>, [<Zn>.D{, <Xm>}]

```
if ! <a href="HaveSVE2">HaveSVE2</a> () then UNDEFINED;
integer t = UInt(Zt);
integer n = UInt(Zn);
integer m = UInt(Rm);
integer g = UInt(Pg);
constant integer esize = 64;
constant integer msize = 32;
```

## **Assembler Symbols**

<Zt>

Is the name of the scalable vector register to be transferred, encoded in the "Zt" field.

```
<Pg> Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field.
<Zn> Is the name of the base scalable vector register, encoded in the "Zn" field.
<Xm> Is the optional 64-bit name of the general-purpose offset register, defaulting to XZR, encoded in the "Rm" field.
```

#### **Operation**

```
CheckNonStreamingSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV esize;
bits(PL) mask = P[q, PL];
bits(VL) base;
bits(64) offset;
bits(VL) src;
constant integer mbytes = msize DIV 8;
boolean contiguous = FALSE;
boolean nontemporal = TRUE;
boolean tagchecked = TRUE;
<u>AccessDescriptor</u> accdesc = <u>CreateAccDescSVE</u> (<u>MemOp_STORE</u>, nontemporal, o
if AnyActiveElement (mask, esize) then
    base = \mathbb{Z}[n, VL];
     offset = X[m, 64];
    src = \underline{Z}[t, VL];
for e = 0 to elements-1
     if <a href="ActivePredicateElement">ActivePredicateElement</a> (mask, e, esize) then
         bits(64) addr = ZeroExtend(Elem[base, e, esize], 64) + offset;
         Mem[addr, mbytes, accdesc] = Elem[src, e, esize] < msize-1:0>;
```

## **Operational information**

If FEAT\_SVE2 is implemented or FEAT\_SME is implemented, then if PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored when its governing predicate register contains the same value for each execution.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel; Build timestamp: 2023-09-18T17:56

Sh Pseu

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.