SIMD&FP **SME** Index by Base SVE Instructions Instructions **Instructions Instructions** Encoding

## STR (register, SIMD&FP)

Store SIMD&FP register (register offset). This instruction stores a single SIMD&FP register to memory. The address that is used for the store is calculated from a base register value and an offset register value. The offset can be optionally shifted and extended.

Depending on the settings in the CPACR EL1, CPTR EL2, and CPTR EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
                             Rm
size 1 1 1 1 0 0 x 0 1
                                     option S 1 0
                                                       Rn
                                                                   Rt
                   opc
```

```
8-bit (size == 00 \&\& opc == 00 \&\& option != 011)
       STR <Bt>, [<Xn | SP>, (<Wm> | <Xm>), <extend> {<amount>}]
8-bit (size == 00 \&\& opc == 00 \&\& option == 011)
       STR <Bt>, [<Xn | SP>, <Xm>{, LSL <amount>}]
16-bit (size == 01 \&\& opc == 00)
       STR <Ht>, [<Xn | SP>, (<Wm> | <Xm>) {, <extend> {<amount>}}]
32-bit (size == 10 \&\& opc == 00)
       STR <St>, [<Xn | SP>, (<Wm> | <Xm>) {, <extend> {<amount>}}]
64-bit (size == 11 && opc == 00)
       STR <Dt>, [<Xn | SP>, (<Wm> | <Xm>) {, <extend> {<amount>}}]
128-bit (size == 00 \&\& opc == 10)
       STR <Qt>, [<Xn | SP>, (<Wm> | <Xm>) {, <extend> {<amount>}}]
   integer scale = <u>UInt</u>(opc<1>:size);
   if scale > 4 then UNDEFINED;
   if option<1> == '0' then UNDEFINED;
                                              // sub-word index
   ExtendType extend_type = DecodeRegExtend(option);
   integer shift = if S == '1' then scale else 0;
```

# **Assembler Symbols**

| <bt></bt>         | Is the 8-bit name of the SIMD&FP register to be transferred, encoded in the "Rt" field.                          |
|-------------------|------------------------------------------------------------------------------------------------------------------|
| <dt></dt>         | Is the 64-bit name of the SIMD&FP register to be transferred, encoded in the "Rt" field.                         |
| <ht></ht>         | Is the 16-bit name of the SIMD&FP register to be transferred, encoded in the "Rt" field.                         |
| <qt></qt>         | Is the 128-bit name of the SIMD&FP register to be transferred, encoded in the "Rt" field.                        |
| <st></st>         | Is the 32-bit name of the SIMD&FP register to be transferred, encoded in the "Rt" field.                         |
| <xn sp></xn sp>   | Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Rn" field.             |
| <wm></wm>         | When option<0> is set to 0, is the 32-bit name of the general-purpose index register, encoded in the "Rm" field. |
| <xm></xm>         | When option<0> is set to 1, is the 64-bit name of the general-purpose index register, encoded in the "Rm" field. |
| <extend></extend> |                                                                                                                  |

For the 8-bit variant: is the index extend specifier, encoded in "option":

| option | <extend></extend> |
|--------|-------------------|
| 010    | UXTW              |
| 110    | SXTW              |
| 111    | SXTX              |

For the 128-bit, 16-bit, 32-bit and 64-bit variant: is the index extend/shift specifier, defaulting to LSL, and which must be omitted for the LSL option when <amount> is omitted. encoded in "option":

| option | <extend></extend> |
|--------|-------------------|
| 010    | UXTW              |
| 011    | LSL               |
| 110    | SXTW              |
| 111    | SXTX              |

<amount>

For the 8-bit variant: is the index shift amount, it must be #0, encoded in "S" as 0 if omitted, or as 1 if present.

For the 16-bit variant: is the index shift amount, optional only when <extend> is not LSL. Where it is permitted to be optional, it defaults to #0. It is encoded in "S":

| S | <amount></amount> |
|---|-------------------|
| 0 | #0                |
| 1 | #1                |

For the 32-bit variant: is the index shift amount, optional only when <extend> is not LSL. Where it is permitted to be optional, it defaults to #0. It is encoded in "S":

| S | <amount></amount> |
|---|-------------------|
| 0 | #0                |
| 1 | #2                |

For the 64-bit variant: is the index shift amount, optional only when <extend> is not LSL. Where it is permitted to be optional, it defaults to #0. It is encoded in "S":

| S | <amount></amount> |
|---|-------------------|
| 0 | #0                |
| 1 | #3                |

For the 128-bit variant: is the index shift amount, optional only when <extend> is not LSL. Where it is permitted to be optional, it defaults to #0. It is encoded in "S":

| S | <amount></amount> |  |  |
|---|-------------------|--|--|
| 0 | #0                |  |  |
| 1 | #4                |  |  |

### **Shared Decode**

```
integer n = UInt(Rn);
integer t = UInt(Rt);
integer m = UInt(Rm);
MemOp memop = if opc<0> == '1' then MemOp LOAD else MemOp STORE;
constant integer datasize = 8 << scale;
boolean tagchecked = memop != MemOp PREFETCH;</pre>
```

#### **Operation**

```
bits(64) offset = ExtendReg(m, extend_type, shift, 64);
CheckFPEnabled64();
bits(64) address;
bits(datasize) data;
AccessDescriptor accdesc = CreateAccDescASIMD (memop, FALSE, tagchecked)
if n == 31 then
    CheckSPAlignment();
    address = SP[];
else
    address = X[n, 64];
address = address + offset;
case memop of
    when <a href="MemOp_STORE">MemOp_STORE</a>
        data = V[t, datasize];
        Mem[address, datasize DIV 8, accdesc] = data;
    when MemOp LOAD
        data = Mem[address, datasize DIV 8, accdesc];
        V[t, datasize] = data;
```

#### **Operational information**

If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | <u>Index by</u> |
|---------------------|---------------------|---------------------|---------------------|-----------------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <b>Encoding</b> |

Internal version only: is a v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel ; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu