| <u>SME</u>          | <u>Index by</u> | <u>Sh</u> |
|---------------------|-----------------|-----------|
| <u>instructions</u> | <b>Encoding</b> | Pseud     |

Base **Instructions** 

SIMD&FP **Instructions** 

**SVE** Instructions

I

# STR (ZTO)

Store ZT0 register

Store the 64-byte ZTO register to the memory address provided in the 64-bit scalar base register. This instruction is unpredicated.

The store is performed as contiguous byte accesses, with no endian conversion and no guarantee of single-copy atomicity larger than a byte. However, if alignment is checked, then the base register must be aligned to 16 bytes.

This instruction does not require the PE to be in Streaming SVE mode, and it is expected that this instruction will not experience a significant slowdown due to contention with other PEs that are executing in Streaming SVE mode.

### SME2 (FEAT SME2)

```
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
|0|0|0|0 0|
                                      Rn
```

```
STR ZTO, [<Xn | SP>]
if ! Have SME2 () then UNDEFINED;
integer n = UInt(Rn);
```

#### **Assembler Symbols**

base = X[n, 64];

<Xn|SP>

Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Rn" field.

### **Operation**

```
CheckSMEEnabled();
CheckSMEZTOEnabled();
constant integer elements = 512 DIV 8;
bits(64) base;
bits (512) table = ZT0[512];
boolean contiguous = TRUE;
boolean nontemporal = FALSE;
boolean tagchecked = n != 31;
<u>AccessDescriptor</u> accdesc = <u>CreateAccDescSME</u>(<u>MemOp STORE</u>, nontemporal, o
if HaveTME() && TSTATE.depth > 0 then
    FailTransaction(TMFailure ERR, FALSE);
if n == 31 then
    CheckSPAlignment();
    base = SP[];
else
```

## **Operational information**

If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.

| <u>Base</u>         | SIMD&FP             | <u>SVE</u>          | <u>SME</u>          | Index by |
|---------------------|---------------------|---------------------|---------------------|----------|
| <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | <u>Instructions</u> | Encoding |

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel; Build timestamp: 2023-09-18T17:56

Sh Pseu

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.