|  |           | <u>Sh</u> |
|--|-----------|-----------|
|  | <u>Ps</u> | eu        |

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructionsEncoding

# **SUBS** (immediate)

Subtract (immediate), setting flags, subtracts an optionally-shifted immediate value from a register value, and writes the result to the destination register. It updates the condition flags based on the result.

This instruction is used by the alias **CMP** (immediate).

when '0' imm =  $\underline{\text{ZeroExtend}}$  (imm12, datasize);

## **Assembler Symbols**

-TA7-1-

| <wa>d&gt;</wa>    | Is the 32-bit name of the general-purpose destination register, encoded in the "Rd" field.             |
|-------------------|--------------------------------------------------------------------------------------------------------|
| <wn wsp></wn wsp> | Is the 32-bit name of the source general-purpose register or stack pointer, encoded in the "Rn" field. |
| <xd></xd>         | Is the 64-bit name of the general-purpose destination register, encoded in the "Rd" field.             |
| <xn sp></xn sp>   | Is the 64-bit name of the source general-purpose register or stack pointer, encoded in the "Rn" field. |
| <imm></imm>       | Is an unsigned immediate, in the range 0 to 4095, encoded in the "imm12" field.                        |

when '1' imm = ZeroExtend(imm12:Zeros(12), datasize);

<shift>

Is the optional left shift to apply to the immediate, defaulting to LSL #0 and encoded in "sh":

| sh | <shift></shift> |  |  |
|----|-----------------|--|--|
| 0  | LSL #0          |  |  |
| 1  | LSL #12         |  |  |

#### **Alias Conditions**

| Alias           | Is preferred when |
|-----------------|-------------------|
| CMP (immediate) | Rd == '11111'     |

## **Operation**

```
bits(datasize) result;
bits(datasize) operand1 = if n == 31 then SP[] < datasize-1:0 > else X[n, bits(datasize) operand2;
bits(4) nzcv;

operand2 = NOT(imm);
(result, nzcv) = AddWithCarry(operand1, operand2, '1');

PSTATE. < N, Z, C, V > = nzcv;

X[d, datasize] = result;
```

## **Operational information**

If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

BaseSIMD&FPSVESMEIndex byInstructionsInstructionsInstructionsInstructionsEncoding

Internal version only: isa v33.64, AdvSIMD v29.12, pseudocode no diffs 2023 09 RC2, sve v2023-06 rel; Build timestamp: 2023-09-18T17:56

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.

Sh Pseu